Introduction
1.1About the AHB MC
The AHB MC is an Advanced Microcontroller Bus Architecture (AMBA) compliant
The AHB MC takes advantage of the newly developed Static Memory Controller (SMC). The AHB MC has an AHB port with access to the external memory. The AHB port has a bridge interface to the memory controller. There is a separate AHB port to configure the memory controller. Specific configurations of the SMC are instantiated to target specific memory devices. Figure
|
|
|
| $+%0&3/ | ||||
|
|
|
|
|
|
|
| |
$+% |
|
| $+%LQWHUIDFH 0 |
|
|
| 6 | |
|
|
|
|
| ||||
|
|
|
|
|
|
|
| 60& |
|
|
|
|
|
|
|
| |
$+% |
|
|
|
|
|
|
|
|
|
| $+%WR$3% |
|
|
|
|
| |
FRQILJXUDWLRQ |
|
| 0 |
|
|
| $3%6 | |
|
|
|
| |||||
SRUW | EULGJH |
|
|
| ||||
|
|
|
|
| ||||
|
|
|
|
|
|
|
|
|
ELW65$0125
IRXUFKLSV
Figure 1-1 AHB MC (PL241) configuration
This section describes:
•AHB interface on page
•AHB to APB bridge on page
•SMC on page 1-4
•Clock domains on page
•
Copyright © 2006 ARM Limited. All rights reserved. | ARM DDI 0389B |