Programmer’s Model
Table 3-4 lists the register bit assignments.
|
|
| Table |
|
|
| |
Bits | Name | Function | |
|
|
| |
[31:3] | - | Reserved, undefined. Write as zero. | |
|
|
|
|
[2] | low_power_req | b0 | = no effect |
|
| b1 | = request the SMC to enter |
|
|
| |
[1] | - | Reserved, undefined. Write as zero. | |
|
|
|
|
[0] | int_enable0 | b0 | = no effect |
|
| b1 | = interrupt enable, memory interface 0. |
|
|
|
|
3.3.4SMC Clear Configuration Register at 0x100C
The
|
8QGHILQHG
ORZBSRZHUBH[LW
5HVHUYHG
LQWBGLVDEOH
Figure 3-9 smc_memc_cfg_clr Register bit assignments
Table 3-5 lists the register bit assignments.
Table 3-5 smc_memc_cfg_clr Register bit assignments
| Bits | Name | Function | |
|
|
|
| |
| [31:3] | - | Reserved, undefined. Write as zero. | |
|
|
|
|
|
| [2] | low_power_exit | b0 | = no effect |
|
|
| b1 | = request the SMC to exit |
|
|
|
| |
| [1] | - | Reserved, undefined. Write as zero. | |
|
|
|
|
|
| [0] | int_disable0 | b0 | = no effect |
|
|
| b1 | = interrupt disable, memory interface 0. |
|
|
|
|
|
|
|
|
|
|
ARM DDI 0389B | Copyright © 2006 ARM Limited. All rights reserved. |