Programmer’s Model
3.1About the programmer’s model
The SMC has 4KB of memory allocated to it from a base address of 0x1000 to a maximum address of 0x1FFF. Figure
SMC configuration registers
Use these registers for the global configuration, and control of operating state, of the SMC.
SMC chip select configuration registers
These registers hold the operating parameters of each chip select.
SMC user configuration registers
These registers provide general purpose I/O for user specific applications.
SMC integration test registers
Use these registers to verify correct integration of the SMC within a system, by enabling
SMC PrimeCell Id registers
These registers enable the identification of system components by software.
[))&
60& 3ULPH&HOO,' [)(
60&
,QWHJUDWLRQWHVW
[(
60&8VHUFIJ
[
60&&KLSFIJ
[
60&0HP&FIJ
[
Figure 3-1 SMC register map
Copyright © 2006 ARM Limited. All rights reserved. | ARM DDI 0389B |