Programmer’s Model
Table 3-10 lists the register bit assignments.
Table
Bits | Name | Function |
|
|
|
[31:20] | - | Reserved, read undefined |
|
|
|
[19:17] | t_tr | Turnaround time for SRAM chip configuration |
|
|
|
[16:14] | t_pc | Page cycle time for SRAM chip configuration |
|
|
|
[13:11] | t_wp | smc_we_n assertion delay |
|
|
|
[10:8] | t_ceoe | smc_oe_n assertion delay for SRAM chip configurations |
|
|
|
[7:4] | t_wc | Write cycle time |
|
|
|
[3:0] | t_rc | Read cycle time |
|
|
|
3.3.10SMC Opmode Registers <0-3> at 0x1104, 0x1124, 0x1144, 0x1164
There is an instance of the smc_opmode Register for each chip supported. This register is
The reset values of these registers are
Figure 3-15 shows the register bit assignments.
|
|
|
|
| ||
DGGUHVVBPDWFK | DGGUHVVBPDVN |
| ZUBEO | UGBEO | PZ |
EXUVWBDOLJQ
EOV
DGY
EDD
ZUBV\QF
UGBV\QF
Figure 3-15 smc_opmode Register bit assignments
Copyright © 2006 ARM Limited. All rights reserved. | ARM DDI 0389B |