Connect Tech PCI-104 user manual Hardware Description, Connector Pinouts, Revision B Revision C

Page 38

Connect Tech FreeForm/PCI-104 User Manual

Hardware Description

Connector Pinouts

High-speed Serial (P4)

The sideband LVCMOS signals (HSS) have been rearranged so that when two FreeForm units are connected:

HSS_USER_IO(0) maps to HSS_USER_IO(2)

HSS_USER_IO(1) maps to HSS_USER_IO(3)

Also, 3.3V pins replace the GND pins; this is because the connector has embedded GND blades.

Revision B

Revision C

Pin

Signal

1

MTGRXN0_112

3

MTGRXP0_112

 

 

2

MTGTXN0_112

4

MTGTXP0_112

5

GND

 

 

7

GND

6

HSS_USER_IO(0)

8

HSS_USER_IO(1)

 

 

9

MTGRXN1_112

11

MTGRXP1_112

10

MTGTXN1_112

12

MTGTXP1_112

13

GND

15

GND

14

GND

16

GND

17

MTGRXN0_114

19

MTGRXP0_114

18

MTGTXN0_114

20

MTGTXP0_114

21

GND

23

GND

22

HSS_USER_IO(2)

24

HSS_USER_IO(3)

25

MTGRXN1_114

 

 

27

MTGRXP1_114

26

MTGTXN1_114

28

MTGTXP1_114

Pin

Signal

1

MTGRXN0_112

3

MTGRXP0_112

 

 

2

MTGTXN0_112

4

MTGTXP0_112

5

HSS_USER_IO(0)

7

HSS_USER_IO(1)

6

HSS_USER_IO(2)

8

HSS_USER_IO(3)

 

 

9

MTGRXN1_112

11

MTGRXP1_112

10

MTGTXN1_112

12

MTGTXP1_112

13

3.3V

15

3.3V

14

3.3V

16

3.3V

17

MTGRXN0_114

19

MTGRXP0_114

18

MTGTXN0_114

20

MTGTXP0_114

21

3.3V

23

3.3V

22

3.3V

24

3.3V

25

MTGRXN1_114

 

 

27

MTGRXP1_114

26

MTGTXN1_114

28

MTGTXP1_114

RS-485 Headers (P5)

The orientation of the connector has changed. The pinout remains the same.

Revision B

Revision C

10

P5

485 Port 0

1

1

10

P5

485 Port 0

Revision 0.02

38

Image 38
Contents FreeForm/PCI-104 Trademark Acknowledgment Limited Lifetime WarrantyCopyright Notice Telephone/Facsimile Customer Support OverviewContact Information Email/InternetTable of Contents List of Tables List of FiguresAbout this manual Product FeaturesIntroduction FreeForm/PCI-104 Block Diagram System OverviewJumpers /Switches Description ComponentsReference Design Fpga Configuration Settings J1 Location Function Jumpers and SwitchesSlot Selection RSW1 Position Fpga Configuration Settings J1 Hardware DescriptionConnector Pinouts MTGRXN0112 RS-485 Port 2 Pinout P6 Signal Direction Gpio Header Pinout Signal Direction Gpio Header P7Side View External Power Connector P8 External Power Connector Pinout P8 Signal DirectionConnector’s Mating Components and Cables Stand-alone Operation Hardware InstallationHeat Sink Installation PLX Software Development Kit SDK Software InstallationFpga Development Environment Reference Design & Application ExamplesFpga Configuration Power and Thermal Considerations Reference Design Fpga power analysisSpecifications Appendix a iMPACT Instructions for Fpga Configuration Launch ImpactPage Page Programming the Fpga Generating a Prom MCS File Page Revision Configuring the Fpga with the SPI Flash Configuring the Fpga / SPI flash AssociationPage Programming the Flash Elapsed time = Appendix B Power calculations Scenario 1 Heatsink attached, 250 LFMScenario 2 No Heatsink, 250 LFM Scenario 3 No heatsink, 0 LFM Appendix C Hardware Changes from Revision B DDR2 Pinout Reference DesignRevision B Local Clock Generation Revision CRevision B Revision C Connector PinoutsHardware Description Revision B SpecificationsRevision B Revision C Power Requirements