Xilinx DS610 manual Pinout Descriptions Spartan-3A DSP CS484 Pinout

Page 63

R

Pinout Descriptions

Table 60: Spartan-3A DSP CS484 Pinout (Continued)

Bank

Pin Name

CS484

Type

Ball

 

 

 

0

IO_L17N_0/GCLK5

F11

GCLK

 

 

 

 

0

IP_0

F12

INPUT

 

 

 

 

0

IO_L13N_0

F13

I/O

 

 

 

 

0

IO_L13P_0

F14

I/O

 

 

 

 

0

IO_L05N_0

F15

I/O

 

 

 

 

0

IO_L04N_0

F16

I/O

 

 

 

 

0

IO_L23P_0

G8

I/O

 

 

 

 

0

VCCO_0

B5

VCCO

 

 

 

 

0

VCCO_0

B10

VCCO

 

 

 

 

0

VCCO_0

B14

VCCO

 

 

 

 

0

VCCO_0

B18

VCCO

 

 

 

 

0

VCCO_0

E9

VCCO

 

 

 

 

0

VCCO_0

E14

VCCO

 

 

 

 

1

IO_L02N_1/LDC0

AA22

DUAL

 

 

 

 

1

IP_L39N_1

C21

INPUT

 

 

 

 

1

IP_L39P_1/VREF_1

C22

VREF

 

 

 

 

1

IO_L36P_1/A20

D20

DUAL

 

 

 

 

1

IO_L37P_1/A22

D21

DUAL

 

 

 

 

1

IO_L37N_1/A23

D22

DUAL

 

 

 

 

1

IO_L36N_1/A21

E19

DUAL

 

 

 

 

1

IO_L35N_1

E20

I/O

 

 

 

 

1

IO_L33N_1

E22

I/O

 

 

 

 

1

IO_L38N_1/A25

F18

DUAL

 

 

 

 

1

IO_L38P_1/A24

F19

DUAL

 

 

 

 

1

IO_L30N_1/A19

F20

DUAL

 

 

 

 

1

IO_L35P_1

F21

I/O

 

 

 

 

1

IO_L33P_1

F22

I/O

 

 

 

 

1

IO_L34P_1

G17

I/O

 

 

 

 

1

IO_L34N_1

G18

I/O

 

 

 

 

1

IO_L30P_1/A18

G19

DUAL

 

 

 

 

1

IP_L31N_1

G20

INPUT

 

 

 

 

1

IO_L28N_1

G22

I/O

 

 

 

 

1

IO_L26P_1/A14

H17

DUAL

 

 

 

 

1

IO_L26N_1/A15

H18

DUAL

 

 

 

 

1

IO_L32N_1

H20

I/O

 

 

 

 

1

IP_L31P_1/VREF_1

H21

VREF

 

 

 

 

1

IO_L28P_1

H22

I/O

 

 

 

 

1

IO_L29N_1/A17

J17

DUAL

 

 

 

 

1

IO_L32P_1

J19

I/O

 

 

 

 

1

IO_L25N_1/A13

J20

DUAL

 

 

 

 

1

IP_L27P_1

J21

INPUT

 

 

 

 

1

IP_L27N_1

J22

INPUT

 

 

 

 

Table 60: Spartan-3A DSP CS484 Pinout (Continued)

Bank

Pin Name

CS484

Type

Ball

 

 

 

1

IO_L29P_1/A16

K16

DUAL

 

 

 

 

1

IP_L23N_1

K17

INPUT

 

 

 

 

1

IO_L24N_1

K18

I/O

 

 

 

 

1

IO_L24P_1

K19

I/O

 

 

 

 

1

IO_L25P_1/A12

K20

DUAL

 

 

 

 

1

IO_L22N_1/A11

K22

DUAL

 

 

 

 

1

IO_L21N_1/RHCLK7

L17

RHCLK

 

 

 

 

1

IP_L23P_1/VREF_1

L18

VREF

 

 

 

 

1

IO_L20N_1/RHCLK5

L20

RHCLK

 

 

 

 

1

IO_L20P_1/RHCLK4

L21

RHCLK

 

 

 

 

1

IO_L22P_1/A10

L22

DUAL

 

 

 

 

1

IO_L18N_1/RHCLK1

M17

RHCLK

 

 

 

 

1

IO_L21P_1/IRDY1/RHCLK6

M18

RHCLK

 

 

 

 

1

IO_L19N_1/TRDY1/RHCLK3

M20

RHCLK

 

 

 

 

1

IO_L17N_1/A9

M22

DUAL

 

 

 

 

1

IO_L13P_1/A2

N17

DUAL

 

 

 

 

1

IO_L18P_1/RHCLK0

N18

RHCLK

 

 

 

 

1

IO_L15N_1/A7

N19

DUAL

 

 

 

 

1

IO_L15P_1/A6

N20

DUAL

 

 

 

 

1

IO_L19P_1/RHCLK2

N21

RHCLK

 

 

 

 

1

IO_L17P_1/A8

N22

DUAL

 

 

 

 

1

IO_L13N_1/A3

P16

DUAL

 

 

 

 

1

IP_L12N_1/VREF_1

P17

VREF

 

 

 

 

1

IO_L10P_1

P19

I/O

 

 

 

 

1

IP_L16N_1

P20

INPUT

 

 

 

 

1

IO_L14N_1/A5

P22

DUAL

 

 

 

 

1

IP_L12P_1

R17

INPUT

 

 

 

 

1

IO_L10N_1

R18

I/O

 

 

 

 

1

IO_L07P_1

R19

I/O

 

 

 

 

1

IO_L07N_1

R20

I/O

 

 

 

 

1

IP_L16P_1/VREF_1

R21

VREF

 

 

 

 

1

IO_L14P_1/A4

R22

DUAL

 

 

 

 

1

IO_L05N_1

T17

I/O

 

 

 

 

1

IO_L05P_1

T18

I/O

 

 

 

 

1

IO_L09N_1

T20

I/O

 

 

 

 

1

IO_L11N_1/VREF_1

T22

VREF

 

 

 

 

1

IO_L01P_1/HDC

U18

DUAL

 

 

 

 

1

IO_L01N_1/LDC2

U19

DUAL

 

 

 

 

1

IO_L09P_1

U20

I/O

 

 

 

 

1

IP_L08N_1/VREF_1

U21

VREF

 

 

 

 

1

IO_L11P_1

U22

I/O

 

 

 

 

1

SUSPEND

V19

PWRMGMT

 

 

 

 

DS610-4 (v2.0) July 16, 2007

www.xilinx.com

63

Product Specification

Image 63
Contents DS610-3 v2.0 July 16 Product SpecificationDS610-1 v2.0 July 16 DS610-2 v2.0 July 16Data Sheet Features IntroductionSpartan-3A and Spartan-3A DSP Fpga Differences Introduction and Ordering Information ConfigurationArchitectural Overview CapabilitiesXC3SD3400A DCMCS484 FG676 Device CSG484 FGG676 User Diff XC3SD1800A 519 227Pb-Free Packaging Package MarkingOrdering Information Standard PackagingDate Version Revision Revision HistoryIntroduction and Ordering Information DS610-2 v2.0 July 16 Added Low-power options no changes to this moduleFunctional Description Absolute Maximum Ratings DC Electrical CharacteristicsSymbol Description Conditions Min Max Units Absolute Maximum RatingsSymbol Description Min Max Units Power Supply SpecificationsDC and Switching Characteristics Supply Voltage Thresholds for Power-On ResetGeneral DC Characteristics for I/O Pins Symbol Description Test Conditions Min Typ Max Units= GND Maximum2 Quiescent Supply Current CharacteristicsTypical2 Commercial Industrial Symbol Description Device Quiescent Current RequirementsSingle-Ended I/O Standards CCO for DriversAttribute Min Nom Max Attribute Max Min Test Logic Level Conditions CharacteristicsAttribute Test Logic Level ConditionsDifferential I/O Standards Iostandard Attribute CCO for DriversMin Nom Max Min mV Nom mV Max mV Iostandard Attribute Min mV Typ mV Max mV External Termination Requirements for Differential I/O Device DNA Identifier Memory CharacteristicsSymbol Description Minimum Units Device DNA Data Retention, Read EnduranceSoftware Version Requirements Switching CharacteristicsSign Up for Alerts on Xilinx MySupport Spartan-3A DSP Speed File Version HistorySpartan-3A DSP v1.29 Speed Grade Designations At the Output pin. The DCM is not Use TimingPin-to-Pin Clock-to-Output Times for the IOB Output Path Rate, without DCMHold Times Ifddelayvalue =Speed Grade Symbol Description ConditionsDevice Min Units Setup Times Set/Reset Pulse WidthIoplid Differential Standards Single-Ended StandardsLvttl LVCMOS33 LVCMOS25 LVCMOS18 LVCMOS15 LVCMOS12 PCI333 PCI663Set/Reset Times Asynchronous Output Enable/Disable TimesTiming for the IOB Three-State Path QuietIO QuietIO 27.67QuietIO 24.97 QuietIO 25.92Inputs Only LVDS25 LVDS33 BLVDS25 MINILVDS25 MINILVDS33 LVPECL25Inputs Signal Standard Inputs OutputsTiming Measurement Methodology Test Methods for Timing Measurement at I/OsRT Ω DifferentialVicm + Simultaneously Switching Output Guidelines Equivalent VCCO/GND Pairs per BankDevice CS484 FG676 XC3SD1800A XC3SD3400A Signal Standard Top, Bottom Left, Right Package TypeCS484, FG676 Differential Standards Number of I/O Pairs or Channels QuietIO PCI333 PCI663Configurable Logic Block CLB Timing CLB Slicem TimingClock Timing Clock Buffer/Multiplexer Switching Characteristics CLB Shift Register Switching CharacteristicsClock Distribution Switching Characteristics Block RAM Timing Block RAM TimingClock Frequency DSP48A Timing Setup Times for the DSP48ASpeed Grade Symbol Description Setup Times of Data Pins to the Pipeline Register ClockMaximum Frequency Clock to Out from Pipeline Register Clock to Output PinsClock to Out from Input Register Clock to Output Pins Combinatorial Delays from Input Pins to Output PinsRecommended Operating Conditions for the DLL Delay-Locked Loop DLLInput Clock Jitter Tolerance Delay Path Variation4 Digital Clock Manager DCM TimingSpeed Grade Symbol Description Recommended Operating Conditions for the DFS Switching Characteristics for the DFSSpeed Grade Symbol Description Units Min Max Digital Frequency Synthesizer DFSMiscellaneous DCM Timing Phase Shifter PSSwitching Characteristics for the PS in Variable Phase Mode Phase Shifting RangeDnaport Interface Timing DNA Port TimingSymbol Description Min Typ Max Units Suspend Mode TimingEntering Suspend Mode Exiting Suspend Mode Entering Suspend ModeConfiguration and Jtag Timing General Configuration Power-On/Reconfigure TimingAll Speed Grades Symbol Description Device Min Max Units 11.2 Configuration Clock Cclk CharacteristicsMaster Mode Cclk Output Period by ConfigRate Option Setting Cclk clock period byCclk Low and High time Master Mode Cclk Output Minimum Low and High TimeSlave Mode Cclk Input Low and High Time Equivalent Cclk clock frequencyMaster Serial and Slave Serial Mode Timing Slave All Speed Grades Symbol DescriptionMin Max Units Clock-to-Output Times Slave Parallel Mode Timing Symbol Description Minimum Serial Peripheral Interface SPI Configuration TimingSymbol Description Requirement Units Hold time on M20 mode pins after the rising edge of Initb Byte Peripheral Interface BPI Configuration TimingSymbol Description Minimum Maximum Units Setup time on M20 mode pins before the rising edge of InitbParallel NOR Flash Prom chip-select time Symbol Description Requirement UnitsParallel NOR Flash Prom output-enable time Parallel NOR Flash Prom read access timeINTEST, EXTEST, Sample Ieee 1149.1/1553 Jtag Test Access Port TimingDSP48A timing in and Table Diffhstli and Diffhstliii to , , and . Updated Tmds DCDC and Switching Characteristics Types of Pins on Spartan-3A DSP FPGAs Pin TypesType/Color Description Pin Names in Type Code Maximum User I/O by Package Package Pins by TypePinout Descriptions Types of Pins on Spartan-3A DSP FPGAs Power and Ground Supply Pins by PackagePackage Thermal Characteristics Spartan-3A DSP Package Thermal CharacteristicsPinout Descriptions Bank Pin Name CS484 Type Ball CS484 484-Ball Chip-Scale Ball Grid ArrayPinout Table Spartan-3A DSP CS484 PinoutPinout Descriptions Spartan-3A DSP CS484 Pinout AA6 Input VCCO1AA3 Dual AA4AA1 Vref VCCO2 AA5 Vcco AA9VCCO2 VCCO2 VccoVCCO3 Vcco GND AA7GND AB1 Vccaux TMS Jtag TDO Vccaux Progb Config DoneVccaux TCK JtagUser I/Os Per Bank for the XC3SD3400A in the CS484 Package User I/Os by BankFootprint Migration Differences User I/Os Per Bank for the XC3SD1800A in the CS484 PackageLeft Half of Package top view CS484 FootprintRight Half of CS484 Package top view Spartan-3A DSP FG676 Pinout for XC3SD1800A Fpga FG676 676-Ball Fine-Pitch Ball Grid ArrayPinout Table Spartan-3A DSP FG676 Pinout forIOL26N0/GCLK7 IOL26P0/GCLK6IOL31P1/RHCLK2 IOL30N1/RHCLK1IOL30P1/RHCLK0 IOL33P1/RHCLK4IOL27P2/GCLK0 IOL17P2/RDWRBAF7 Input AF3AF4 AF5IOL02N2/CSOB AA7 Dual IP2/VREF2 AA9 Vref IP2/VREF2 AB6 VrefAB9 IOL30N2/MOSI/CSIBIOL35N3/LHCLK7 IOL33P3/LHCLK2IOL34N3/LHCLK5 IOL34P3/LHCLK4AD2 AE1 InputAE2 Vref AD1GND AA1 AA6 Vccaux Progb Config TDI Jtag TDOGND AF1 AF6 GND AD3 AD8519 314 User I/Os by BankUser I/Os Per Bank for the XC3SD1800A in the FG676 Package Top 128 RightFG676 Package Footprint for XC3SD1800A Fpga top view FG676 FootprintTDO IOL01P0 G20 Spartan-3A DSP FG676 Pinout for XC3SD3400A FpgaBank XC3SD3400A Pin Name FG676 Type Ball IOL16P0 G15 IOL08N0 G17 IOL02P0/VREF0IP1/VREF1 VCCO0 Vcco IOL01P1/HDCIOL58N1 G22 IOL51P1 G23 IOL51N1 G24 DS610-4 v2.0 July 16 IOL34P1/IRDY1/RHCLK6IOL05N1 AC25 IOL06P1 T25IOL12P2 Y10 VCCO2 AF7 Vcco AE5 IOL23N2 AC11 IOL21N2 AC12 IP2 AC13IOL29N2 AC14 IOL30P2 AC15 IOL38P2 AC16 IP2 AC17 IOL40N2 AC19 IOL41N2 AC20 IOL45N2 AC21 IO2 AC22IOL53P3 IOL53N3 IP3 IOL36N3 IOL37P3IOL32P3/LHCLK0 Lhclk IOL32N3/LHCLK1 IOL35P3/TRDY2/LHCLK6 IP3/VREF3 Vref IOL10N3 IOL03N3 IP3AA3 IP3/VREF3 AA5 Vref VCCO3 Vcco AB2 GND GND AA1 AA4 AA6 GND AD3 AD5 AD8GND AC5 AC7 GND AB3Vccint AA8 Vccaux AF2 AB4 AB5Bottom 112 Left Vref are on Input pinsUser I/Os Per Bank for the XC3SD3400A in the FG676 Package Top 111 RightPinout Descriptions FG676 Package Footprint for XC3SD3400A Fpga top viewVCCO0 VREF1 VREF1 FG676 Footprint Migration DifferencesPinout Descriptions FG676 Footprint Migration Differences Migration RecommendationsFpga and XC3SD3400A Fpga . Minor edits SPARTAN-3A DSPPinout Descriptions