S3F80P5_UM_ REV1.00 RESET
BACK-UP MODE
For reducing current consumption, S3F80P5 goes into Back-up mode. If a falling level of VDD is detected by LVD
circuit on the point of VLVD, chip goes into the back-up mode. CPU and peripheral operation are stopped, but LVD
is enabled. Because of oscillation stop, the supply current is reduced. In back-up mode, chip cannot be released
from stop state by any interrupt. The only way to release back-up mode is the system-reset operation by
interactive work of LVD circuit. The system reset of watchdog timer is not occurred in back up mode.
LVD
Rising Edge
Detector
Back-Up Mode
Falling Edge
Detector
V
DD
<=V
LVD
Figure 8-6. Block Diagram for Back-up Mode
Normal OperationNormal Operation Back up Mode
Voltage [V]
V
LVD
V
DD
Low level
detect voltage
Falling edge detected,
oscillation stop.
(V
DD
< V
LVD
)
Rising edge detected
(V
DD
>= V
LVD
)
Reset Pulse generated,
oscillation starts
Slope of nRESET & V
DD
Pin
NOTES:
1, When the rising edge is detected by LVD circui t, Back-up mode is relesased. (V
LVD
=
V
DD
)
2. When the falling edge is detected by LVD circ uit, Back-up mode is activated (V
LVD
> V
DD
)
Figure 8-7. Timing Diagram for Back-up Mode Input and Released by LVD
8-9