RESET S3F80P5_UM_ REV1.00
Table 8-4. Reset Generation According to the Condition of Smart Option
Smart option 1st bit @3FH
Mode Reset Source 1 0
Watch Dog Timer Enable O Reset O Reset
IPOR O Reset O Reset
LVD O Reset O Reset
External Interrupt (EI) P0 and P2 X External ISR X External ISR
Normal
Operating
External Interrupt (DI) P0 and P2 X Continue X Continue
Watch Dog Timer Enable X STOP X STOP
IPOR O STOP Release and
Reset O STOP Release and
Reset
LVD X STOP X STOP
External Interrupt (EI-Enable) P0
and P2 X STOP Release and
External ISR O STOP Release and
Reset
P0 X STOP Release and
Continue O STOP Release and
Reset
Stop
Mode
SED&R
P2.0 X STOP X STOP
NOTES
1. ’X’ means that a corresponding reset source don’t generate reset signal. ‘O’ means that a
corresponding reset source generates reset signal.
2. ’Reset’ means that reset signal is generated and chip reset occurs,
3. ’Continue’ means that it executes the next instruction continuously without ISR execution.
4. ’External ISR’ means that chip executes the interrupt service routine of generated external interrupt
source.
5. ’STOP‘ means that the chip is in stop state.
6. ‘STOP Release and External ISR’ means that chip executes the external interrupt service routine of
generated external interrupt source after STOP released.
7. ‘STOP Release and Continue’ means that executes the next instruction continuously after STOP
released.
8-18