ELECTRICAL DATA S3F80P5_UM_ REV1.00
Table 16-9. Oscillation Stabilization Time
(TA = -25 °C to + 85 °C, VDD = 3.6 V)
Oscillator Test Condition Min Typ Max Unit
Main crystal fOSC > 1 MHz − − 20 ms
Main ceramic Oscillation stabilization occurs when VDD is equal
to the minimum oscillator voltage range.
− − 10 ms
External clock
(main system) XIN input High and Low width (tXH, tXL) 25 − 500 ns
tWAIT when released by a reset (note1) − 216/fOS C − ms
Oscillator
stabilization wait
time tWAIT when released by an interrupt (note2) − − − ms
NOTES:
1. fOSC is the oscillator frequency.
2. The duration of the oscillation stabilization time (tWAIT) when it is released by an interrupt is determined by the setting in
the basic timer control register, BTCON.
16-10