www.ti.com
MDIO Registers
4.6MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED)
The MDIO link status change interrupt (masked) register (LINKINTMASKED) is shown in Figure 18 and described in Table 16.
Figure 18. MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED)
31 |
|
| 16 |
| Reserved |
|
|
|
|
| |
15 | 2 | 1 | 0 |
Reserved |
| LINKINTMASKED | |
|
|
LEGEND: R = Read only; R/W = Read/Write; WC = Write 1 to clear;
Table 16. MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED)
Field Descriptions
Bit | Field | Value | Description |
Reserved | 0 | Reserved | |
LINKINTMASKED |
| MDIO Link change interrupt, masked value. When asserted, a bit indicates that there was an MDIO | |
|
|
| link change event (that is, change in the LINK register) corresponding to the PHY address in |
|
|
| USERPHYSEL and the corresponding LINKINTENB bit was set. LINKINTMASKED[0] and |
|
|
| LINKINTMASKED[1] correspond to USERPHYSEL0 and USERPHYSEL1, respectively. Writing a 1 |
|
|
| will clear the event and writing a 0 has no effect. |
|
| 0 | No MDIO link change event. |
|
| 1 | An MDIO link change event (change in the LINK register) corresponding to the PHY address in |
|
|
| MDIO user PHY select register n (USERPHYSELn) and the LINKINTENB bit in USERPHYSELn is |
|
|
| set to 1. |
SPRU941A
Submit Documentation Feedback | Management Data Input/Output (MDIO) |
|