www.ti.com
Ethernet Media Access Controller (EMAC) Registers
5.15 Receive Interrupt Mask Clear Register (RXINTMASKCLEAR)
The receive interrupt mask clear register (RXINTMASKCLEAR) is shown in Figure 41 and described in Table 40.
| Figure 41. Receive Interrupt Mask Clear Register (RXINTMASKCLEAR) |
| |||||
31 |
|
|
|
|
|
| 16 |
|
|
| Reserved |
|
|
| |
|
|
|
|
|
|
| |
15 |
|
|
|
|
|
| 8 |
|
|
| Reserved |
|
|
| |
|
|
|
|
|
|
| |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RX7MASK | RX6MASK | RX5MASK | RX4MASK | RX3MASK | RX2MASK | RX1MASK | RX0MASK |
LEGEND: R = Read only; R/W = Read/Write; WC = Write 1 to clear, write of 0 has no effect;
Table 40. Receive Interrupt Mask Clear Register (RXINTMASKCLEAR) Field Descriptions
Bit | Field | Value | Description |
Reserved | 0 | Reserved | |
7 | RX7MASK | Receive channel 7 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
6 | RX6MASK | Receive channel 6 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
5 | RX5MASK | Receive channel 5 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
4 | RX4MASK | Receive channel 4 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
3 | RX3MASK | Receive channel 3 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
2 | RX2MASK | Receive channel 2 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
1 | RX1MASK | Receive channel 1 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
0 | RX0MASK | Receive channel 0 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. |
SPRU941A
Submit Documentation Feedback | Management Data Input/Output (MDIO) |
|