Cypress manual CYV15G0404DXB AC Electrical Characteristics, Parameter Description Min Max Unit

Page 28

CYV15G0404DXB

CYV15G0404DXB AC Electrical Characteristics

Parameter

Description

Min.

Max

Unit

CYV15G0404DXB

Transmitter LVTTL Switching Characteristics Over the Operating Range

 

 

fTS

 

 

TXCLKx Clock Cycle Frequency

19.5

150

MHz

tTXCLK

 

TXCLKx Period=1/fTS

6.66

51.28

ns

tTXCLKH[20]

TXCLKx HIGH Time

2.2

 

ns

tTXCLKL[20]

TXCLKx LOW Time

2.2

 

ns

t

 

[20, 21, 22]

TXCLKx Rise Time

0.2

1.7

ns

TXCLKR

 

 

 

 

 

t

 

[20, 21, 22]

TXCLKx Fall Time

0.2

1.7

ns

TXCLKF

 

 

 

 

 

tTXDS

 

 

Transmit Data Set-up Time to TXCLKx(TXCKSELx 0)

2.2

 

ns

tTXDH

 

 

Transmit Data Hold Time from TXCLKx(TXCKSELx 0)

1.0

 

ns

fTOS

 

 

TXCLKOx Clock Frequency = 1x or 2x REFCLKx Frequency

19.5

150

MHz

tTXCLKO

TXCLKOx Period=1/fTOS

6.66

51.28

ns

tTXCLKOD

TXCLKO Duty Cycle centered at 60% HIGH time

–1.9

0

ns

CYV15G0404DXB

Receiver LVTTL Switching Characteristics Over the Operating

Range

 

 

fRS

 

 

RXCLKx± Clock Output Frequency

9.75

150

MHz

tRXCLKP

RXCLKx± Period = 1/fRS

6.66

102.56

ns

tRXCLKD

RXCLKx± Duty Cycle Centered at 50% (Full Rate and Half Rate when

–1.0

+1.0

ns

 

 

 

RXCKSELx = 0)

 

 

 

tRXCLKR [20]

RXCLKx± Rise Time

0.3

1.2

ns

tRXCLKF [20]

RXCLKx± Fall Time

0.3

1.2

ns

t

[23]

Status and Data Valid Time to RXCLKx± (RXRATEx = 0, RXCKSELx = 0)

5UI–2.0[24]

 

ns

RXDv–

 

 

(Full Rate)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Status and Data Valid Time to RXCLKx± (RXRATEx = 1, RXCKSELx = 0)

5UI–1.3[24]

 

ns

 

 

 

(Half Rate)

 

 

 

t

[23]

Status and Data Valid Time to RXCLKx± (RXRATEx = 0, RXCKSELx = 0)

5UI–1.8[24]

 

ns

RXDv+

 

(Full Rate)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Status and Data Valid Time to RXCLKx± (RXRATEx = 1, RXCKSELx =0)

5UI–2.6[24]

 

ns

 

 

 

(Half Rate)

 

 

 

CYV15G0404DXB

REFCLKx Switching Characteristics Over the Operating Range

 

 

 

fREF

 

 

REFCLKx Clock Frequency

19.5

150

MHz

tREFCLK

REFCLKx Period = 1/fREF

6.6

51.28

ns

tREFH

 

 

REFCLKx HIGH Time (TXRATEx = 1)(Half Rate)

5.9

 

ns

 

 

 

REFCLKx HIGH Time (TXRATEx = 0)(Full Rate)

2.9[20]

 

ns

tREFL

 

 

REFCLKx LOW Time (TXRATEx = 1)(Half Rate)

5.9

 

ns

 

 

 

REFCLKx LOW Time (TXRATEx = 0)(Full Rate)

2.9[20]

 

ns

tREFD[25]

REFCLKx Duty Cycle

30

70

%

tREFR [20, 21, 22]

REFCLKx Rise Time (20%–80%)

 

2

ns

tREFF[20, 21, 22]

REFCLKx Fall Time (20%–80%)

 

2

ns

Notes

20.Tested initially and after any design or process changes that may affect these parameters, but not 100% tested.

21.The ratio of rise time to falling time must not vary by greater than 2:1.

22.For a given operating frequency, neither rise or fall specification can be greater than 20% of the clock-cycle period or the data sheet maximum time.

23.Parallel data output specifications are only valid if all outputs are loaded with similar DC and AC loads.

24.Receiver UI (Unit Interval) is calculated as 1/(fREF * 20) (when TXRATEx = 1) or 1/(fREF * 10) (when TXRATEx = 0). In an operating link this is equivalent to tB.

25.The duty cycle specification is a simultaneous condition with the tREFH and tREFL parameters. This means that at faster character rates the REFCLKx± duty cycle cannot be as large as 30%–70%.

Document #: 38-02097 Rev. *B

Page 28 of 44

[+] Feedback

Image 28
Contents Functional Description FeaturesCypress Semiconductor Corporation 198 Champion Court CYV15G0404DXB Transceiver Logic Block Diagram Phase Elasticity Align Buffer Encoder Decoder 8B/10B FramerPhase-Align rBuffe Transmit Path Block DiagramBist Lfsr PLL = Internal Signal Device Configuration and Control BlockDevice Configura Tion and Control Interface Pin Configuration Top View Pin Configuration Bottom View Transmit Path Clock Signals Pin Definitions CYV15G0404DXB Quad HOTLink II TransceiverName Characteristics Signal Description Status SignalsReceive Path Clock Signals Device Control SignalsUse Local Clock . When Link Fault Indication Output Device Configuration and Control Bus SignalsControl Write Enable . Reframe Mode SelectCYV15G0404DXB HOTLink II Operation CYV15G0404DXB Transmit Data PathEncoder Data EncodingTransmit Modes Transmit BistTransmit PLL Clock Multiplier Signal Detect/Link Fault Serial Output DriversCYV15G0404DXB Receive Data Path Serial Line ReceiversReclocker Clock/Data RecoveryDeserializer/Framer 10B/8B Decoder Block Receive Bist OperationBits Detected FramerPower Control Device Reset StateOutput Bus Receive Elasticity BufferDevice Configuration and Control Interface Output Register Bit Assignments Signal NameDecoder Bypass Mode Signal Name Bus Weight Bit Name DECBYPx = Decbyp =Device Configuration and Control Latch Descriptions Name Signal DescriptionRxcksela RxckselbRxckselc RxckseldTxratea TxratebTxratec TxratedDevice Configuration Strategy Device Control Latch Configuration TableRequired step Jtag SupportRunning disparity error . The character on Level Select InputsNormal character received . The valid Data Receive Elasticity buffer underrun/overrunBistdatacompare 000 / Bistcommandcompare BisterrorBiststart RX PLLCYV15G0404DXB DC Electrical Characteristics Power Up RequirementsMaximum Ratings Operating RangePower Supply Typ AC Test Loads and WaveformsCML Output Test Load Lvttl Output Test Load18CYV15G0404DXB AC Electrical Characteristics Receiver Lvttl Switching Characteristics Over the OperatingREFCLKx Switching Characteristics Over the Operating Range Parameter Description Min Max UnitBus Configuration Write Timing Characteristics Over Jtag Test Clock Characteristics Over the Operating RangeTransmit Serial Outputs and TX PLL Characteristics Over DeviceCYV15G0404DXB HOTLink II Transmitter Switching Waveforms Capacitance20Transmit Interface Write Timing REFCLKx selected TXRATEx = Parameter Description Test Conditions Max UnitTransmit Interface Write Timing REFCLKx selectedTXDx70 TXCTx10REFCLKx RXDx70, RXSTx20 TXERRx36 Bus Configuration Write Timing VCC Power Reset Lvttl in PUCML Lvttl in PURXDC7 Lvttl OUT TXDB6 LvttlTXDC0 Lvttl RXDC4 Lvttl OUTX3.230 Codes and Notation Conventions Notation Conventions8B/10B Transmission Code Transmission OrderCode Violations Resulting from Prior Errors Use of the Tables for Generating Transmission CharactersValid Transmission Characters Data Byte Name Hex ValueAbcdei fghj Name Abcdei fghjData Bits Current RD Current RD+ Byte Name CYV15G0404DXB CYV15G0404DXB Code Rule Violation and SVS Tx Pattern End of Frame SequenceViolation Pattern Package Diagram Ordering InformationCYV15G0404DXB-BGC CYV15G0404DXB-BGINew Data Sheet AGTUKK/VED Methods to implement it