Cypress CYV15G0404DXB Cml, Lvttl in PU, Lvttl in PD, OUTC1 CML OUT, RXSTB1 Lvttl OUT, VCC Power

Page 34

CYV15G0404DXB

Table 11. Package Coordinate Signal Allocation

Ball

Signal Name

Signal Type

Ball

Signal Name

Signal Type

Ball

Signal Name

Signal Type

 

ID

 

 

ID

 

 

 

 

ID

 

 

 

A01

INC1–

CML IN

C07

 

ULCC

LVTTL IN PU

F17

RCLKENA

LVTTL IN PD

 

 

 

 

 

 

 

 

 

 

 

 

A02

OUTC1–

CML OUT

C08

 

GND

GROUND

F18

RXSTB[1]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

A03

INC2–

CML IN

C09

DATA[7]

LVTTL IN PU

F19

TXCLKOB

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

A04

OUTC2–

CML OUT

C10

DATA[5]

LVTTL IN PU

F20

RXSTB[0]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

A05

VCC

POWER

C11

DATA[3]

LVTTL IN PU

G01

TXDC[7]

LVTTL IN

 

 

 

 

 

 

 

 

 

 

 

A06

IND1–

CML IN

C12

DATA[1]

LVTTL IN PU

G02

WREN

LVTTL IN PU

 

 

 

 

 

 

 

 

 

 

 

 

A07

OUTD1–

CML OUT

C13

 

GND

GROUND

G03

TXDC[4]

LVTTL IN

 

 

 

 

 

 

 

 

 

 

 

A08

GND

GROUND

C14

RCLKENB

LVTTL IN PD

G04

TXDC[1]

LVTTL IN

 

 

 

 

 

 

 

 

 

 

 

A09

IND2–

CML IN

C15

SPDSELD

3-LEVEL SEL

G17

SPDSELB

3-LEVEL SEL

 

 

 

 

 

 

 

 

 

 

 

 

A10

OUTD2–

CML OUT

C16

 

VCC

POWER

G18

LPENC

LVTTL IN PD

 

 

 

 

 

 

 

 

 

 

 

A11

INA1–

CML IN

C17

LDTDEN

LVTTL IN PU

G19

SPDSELA

3-LEVEL SEL

 

 

 

 

 

 

 

 

 

 

 

 

A12

OUTA1–

CML OUT

C18

 

TRST

LVTTL IN PU

G20

RXDB[1]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

A13

GND

GROUND

C19

LPEND

LVTTL IN PD

H01

GND

GROUND

 

 

 

 

 

 

 

 

 

 

 

 

A14

INA2–

CML IN

C20

 

TDO

LVTTL 3-S OUT

H02

GND

GROUND

 

 

 

 

 

 

 

 

 

 

 

 

A15

OUTA2–

CML OUT

D01

 

TCLK

LVTTL IN PD

H03

GND

GROUND

 

 

 

 

 

 

 

 

 

 

 

 

 

A16

VCC

POWER

D02

 

RESET

 

LVTTL IN PU

H04

GND

GROUND

 

A17

INB1–

CML IN

D03

INSELD

LVTTL IN

H17

GND

GROUND

 

 

 

 

 

 

 

 

 

 

 

A18

OUTB1–

CML OUT

D04

INSELA

LVTTL IN

H18

GND

GROUND

 

 

 

 

 

 

 

 

 

 

 

 

A19

INB2–

CML IN

D05

 

VCC

POWER

H19

GND

GROUND

 

 

 

 

 

 

 

 

 

 

 

 

A20

OUTB2–

CML OUT

D06

 

ULCA

LVTTL IN PU

H20

GND

GROUND

 

 

 

 

 

 

 

 

 

 

 

B01

INC1+

CML IN

D07

SPDSELC

3-LEVEL SEL

J01

TXCTC[1]

LVTTL IN

 

 

 

 

 

 

 

 

 

 

 

 

B02

OUTC1+

CML OUT

D08

 

GND

GROUND

J02

TXDC[5]

LVTTL IN

 

 

 

 

 

 

 

 

 

 

 

B03

INC2+

CML IN

D09

DATA[6]

LVTTL IN PU

J03

TXDC[2]

LVTTL IN

 

 

 

 

 

 

 

 

 

 

 

B04

OUTC2+

CML OUT

D10

DATA[4]

LVTTL IN PU

J04

TXDC[3]

LVTTL IN

 

 

 

 

 

 

 

 

 

 

 

B05

VCC

POWER

D11

DATA[2]

LVTTL IN PU

J17

RXSTB[2]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

B06

IND1+

CML IN

D12

DATA[0]

LVTTL IN PU

J18

RXDB[0]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

 

B07

OUTD1+

CML OUT

D13

 

GND

GROUND

J19

RXDB[5]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

 

B08

GND

GROUND

D14

 

LPENB

LVTTL IN PD

J20

RXDB[2]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

 

B09

IND2+

CML IN

D15

 

ULCB

LVTTL IN PU

K01

RXDC[2]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

 

B10

OUTD2+

CML OUT

D16

 

VCC

POWER

K02

REFCLKC–

PECL IN

 

 

 

 

 

 

 

 

 

 

 

 

B11

INA1+

CML IN

D17

 

LPENA

LVTTL IN PD

K03

TXCTC[0]

LVTTL IN

 

 

 

 

 

 

 

 

 

 

 

 

B12

OUTA1+

CML OUT

D18

 

VCC

POWER

K04

TXCLKC

LVTTL IN PD

 

 

 

 

 

 

 

 

 

 

 

B13

GND

GROUND

D19

SCANEN2

LVTTL IN PD

K17

RXDB[3]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

B14

INA2+

CML IN

D20

TMEN3

LVTTL IN PD

K18

RXDB[4]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

 

B15

OUTA2+

CML OUT

E01

 

VCC

POWER

K19

RXDB[7]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

 

B16

VCC

POWER

E02

 

VCC

POWER

K20

LFIB

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

 

B17

INB1+

CML IN

E03

 

VCC

POWER

L01

RXDC[3]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

 

B18

OUTB1+

CML OUT

E04

 

VCC

POWER

L02

REFCLKC+

PECL IN

 

 

 

 

 

 

 

 

 

 

 

 

B19

INB2+

CML IN

E17

 

VCC

POWER

L03

LFIC

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

 

B20

OUTB2+

CML OUT

E18

 

VCC

POWER

L04

TXDC[6]

LVTTL IN

 

 

 

 

 

 

 

 

 

 

 

 

C01

TDI

LVTTL IN PU

E19

 

VCC

POWER

L17

RXDB[6]

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

 

C02

TMS

LVTTL IN PU

E20

 

VCC

POWER

L18

RXCLKB+

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

C03

INSELC

LVTTL IN

F01

RXDC[6]

LVTTL OUT

L19

RXCLKB–

LVTTL OUT

 

 

 

 

 

 

 

 

 

 

 

 

 

Document #: 38-02097 Rev. *B

 

 

 

 

 

 

 

Page 34 of 44

[+] Feedback

Image 34
Contents Functional Description FeaturesCypress Semiconductor Corporation 198 Champion Court CYV15G0404DXB Transceiver Logic Block Diagram Phase Elasticity Align Buffer Encoder Decoder 8B/10B FramerPhase-Align rBuffe Transmit Path Block DiagramBist Lfsr PLL = Internal Signal Device Configuration and Control BlockDevice Configura Tion and Control Interface Pin Configuration Top View Pin Configuration Bottom View Transmit Path Clock Signals Pin Definitions CYV15G0404DXB Quad HOTLink II TransceiverReceive Path Clock Signals Name Characteristics Signal DescriptionStatus Signals Device Control SignalsUse Local Clock . When Control Write Enable . Link Fault Indication OutputDevice Configuration and Control Bus Signals Reframe Mode SelectCYV15G0404DXB HOTLink II Operation CYV15G0404DXB Transmit Data PathEncoder Data EncodingTransmit Modes Transmit BistTransmit PLL Clock Multiplier CYV15G0404DXB Receive Data Path Signal Detect/Link FaultSerial Output Drivers Serial Line ReceiversReclocker Clock/Data RecoveryDeserializer/Framer Bits Detected 10B/8B Decoder BlockReceive Bist Operation FramerOutput Bus Power ControlDevice Reset State Receive Elasticity BufferDecoder Bypass Mode Signal Name Bus Weight Bit Name Device Configuration and Control InterfaceOutput Register Bit Assignments Signal Name DECBYPx = Decbyp =Device Configuration and Control Latch Descriptions Name Signal DescriptionRxckselc RxckselaRxckselb RxckseldTxratec TxrateaTxrateb TxratedRequired step Device Configuration StrategyDevice Control Latch Configuration Table Jtag SupportNormal character received . The valid Data Running disparity error . The character onLevel Select Inputs Receive Elasticity buffer underrun/overrunBiststart Bistdatacompare 000 / BistcommandcompareBisterror RX PLLMaximum Ratings CYV15G0404DXB DC Electrical CharacteristicsPower Up Requirements Operating RangeCML Output Test Load Power Supply TypAC Test Loads and Waveforms Lvttl Output Test Load18REFCLKx Switching Characteristics Over the Operating Range CYV15G0404DXB AC Electrical CharacteristicsReceiver Lvttl Switching Characteristics Over the Operating Parameter Description Min Max UnitTransmit Serial Outputs and TX PLL Characteristics Over Bus Configuration Write Timing Characteristics OverJtag Test Clock Characteristics Over the Operating Range DeviceTransmit Interface Write Timing REFCLKx selected TXRATEx = CYV15G0404DXB HOTLink II Transmitter Switching WaveformsCapacitance20 Parameter Description Test Conditions Max UnitTXDx70 Transmit InterfaceWrite Timing REFCLKx selected TXCTx10REFCLKx RXDx70, RXSTx20 TXERRx36 Bus Configuration Write Timing CML VCC PowerReset Lvttl in PU Lvttl in PUTXDC0 Lvttl RXDC7 Lvttl OUTTXDB6 Lvttl RXDC4 Lvttl OUT8B/10B Transmission Code X3.230 Codes and Notation ConventionsNotation Conventions Transmission OrderValid Transmission Characters Data Byte Name Code Violations Resulting from Prior ErrorsUse of the Tables for Generating Transmission Characters Hex ValueAbcdei fghj Name Abcdei fghjData Bits Current RD Current RD+ Byte Name CYV15G0404DXB CYV15G0404DXB Code Rule Violation and SVS Tx Pattern End of Frame SequenceViolation Pattern CYV15G0404DXB-BGC Package DiagramOrdering Information CYV15G0404DXB-BGIUKK/VED New Data SheetAGT Methods to implement it