Cypress CYV15G0404DXB manual Bus Configuration Write Timing Characteristics Over, Device

Page 29

CYV15G0404DXB

CYV15G0404DXB AC Electrical Characteristics (continued)

Parameter

 

 

Description

 

Min.

Max

Unit

tTREFDS

Transmit Data Set-up Time to REFCLKx - Full Rate

 

2.4

 

ns

 

(TXRATEx = 0, TXCKSELx = 1)

 

 

 

 

 

Transmit Data Set-up Time to REFCLKx - Half Rate

 

2.3

 

ns

 

(TXRATEx = 1, TXCKSELx = 1)

 

 

 

 

tTREFDH

Transmit Data Hold Time from REFCLKx - Full Rate

 

1.0

 

ns

 

(TXRATEx = 0, TXCKSELx = 1)

 

 

 

 

 

Transmit Data Hold Time from REFCLKx - Half Rate

 

1.6

 

ns

 

(TXRATEx = 1, TXCKSELx = 1)

 

 

 

 

tRREFDA

Receive Data Access Time to REFCLKx (RXCKSELx = 1)

 

 

9.7[26]

ns

tRREFDW

Receive Data Valid Time Window (RXCKSELx = 1)

 

10UI – 5.8

 

ns

tREFxDV–

Received Data Valid Time to RXCLK when RXCKSELx = 1

10UI[24 ]– 6.16

 

ns

 

(TXRATEx = 0, RXRATEx = 0)

 

 

 

 

 

Received Data Valid Time to RXCLK when RXCKSELx = 1

5UI – 2.53[27]

 

ns

 

(TXRATEx = 0, RXRATEx = 1)

 

 

 

 

 

Received Data Valid Time to RXCLK when RXCKSELx = 1 (TXRATEx = 1)

10UI – 5.86[27]

 

ns

tREFxDV+

Received Data Valid Time from RXCLK when RXCKSELx = 1

1.4

 

ns

 

(TXRATEx = 0, RXRATEx = 0)

 

 

 

 

 

Received Data Valid Time from RXCLK when RXCKSELx = 1

5UI – 1.83[27]

 

ns

 

(TXRATEx = 0, RXRATEx = 1)

 

 

 

 

 

Received Data Valid Time from RXCLK when RXCKSELx = 1

1.0[27]

 

ns

 

(TXRATEx = 1)

 

 

 

 

tREFRX[28]

REFCLKx Frequency Referenced to Received Clock Period

–0.15

+0.15

%

CYV15G0404DXB

Bus Configuration Write Timing Characteristics Over the

Operating Range

 

 

tDATAH

Bus Configuration Data Hold

 

0

 

ns

tDATAS

Bus Configuration Data Setup

 

10

 

ns

tWRENP

Bus Configuration WREN Pulse Width

 

10

 

ns

CYV15G0404DXB

JTAG Test Clock Characteristics Over the Operating Range

 

 

 

fTCLK

JTAG Test Clock Frequency

 

 

20

MHz

tTCLK

JTAG Test Clock Period

 

50

 

ns

CYV15G0404DXB

Device

RESET

Characteristics Over the Operating Range

 

 

 

tRST

Device RESET Pulse Width

 

30

 

ns

CYV15G0404DXB

Transmit Serial Outputs and TX PLL Characteristics Over

the Operating

Range

 

Parameter

 

Description

 

Condition

Min.

Max.

Unit

tB

Bit Time

 

 

5128

666

ps

Notes

26.Since this timing parameter is greater than the minimum time period of REFCLK it sets an upper limit to the frequency in which REFCLKx can be used to clock the receive data out of the output register. For predictable timing, users can use this parameter only if REFCLK period is greater than sum of tRREFDA and set-up time of the upstream device. When this condition is not true, RXCLKx± (a buffered or divided version of REFCLK when RXCKSELx = 1) could be used to clock the receive data out of the device.

27.Measured using a 50% duty cycle reference clock

28.REFCLKx± has no phase or frequency relationship with the recovered clock(s) and only acts as a centering reference to reduce clock synchronization time. REFCLKx± must be within ±1500 PPM (±0.15%) of the transmitter PLL reference (REFCLKx±) frequency. Although transmitting to a HOTLink II receiver neces- sitates the frequency difference between the transmitter and receiver reference clocks to be within ±1500-PPM, the stability of the crystal needs to be within the limits specified by the appropriate standard when transmitting to a remote receiver that is compliant to that standard. For example, to be IEEE 802.3z Gigabit Ethernet compliant, the frequency stability of the crystal needs to be within ±100 PPM.l.

29.While sending continuous K28.5s, outputs loaded to a balanced 100Ω load, measured at the cross point of differential outputs, over the operating range.

30.While sending continuous K28.7s, after 100,000 samples measured at the cross point of differential outputs, time referenced to REFCLKx± input, over the operating range.

31.Total jitter is calculated at an assumed BER of 1E -12. Hence: Total Jitter (tJ) = (tRJ * 14) + tDJ.

32.Also meets all Jitter Generation and Jitter Tolerance requirements as specified by SMPTE 259, SMPTE 292, ESCON, FICON, Fibre Channel, and DVB-ASI.

Document #: 38-02097 Rev. *B

Page 29 of 44

[+] Feedback

Image 29
Contents Cypress Semiconductor Corporation 198 Champion Court FeaturesFunctional Description Phase Elasticity Align Buffer Encoder Decoder 8B/10B Framer CYV15G0404DXB Transceiver Logic Block DiagramBist Lfsr Transmit Path Block DiagramPhase-Align rBuffe PLL Device Configura Tion and Control Interface Device Configuration and Control Block= Internal Signal Pin Configuration Top View Pin Configuration Bottom View Pin Definitions CYV15G0404DXB Quad HOTLink II Transceiver Transmit Path Clock SignalsStatus Signals Name Characteristics Signal DescriptionReceive Path Clock Signals Device Control SignalsUse Local Clock . When Device Configuration and Control Bus Signals Link Fault Indication OutputControl Write Enable . Reframe Mode SelectCYV15G0404DXB Transmit Data Path CYV15G0404DXB HOTLink II OperationData Encoding EncoderTransmit PLL Clock Multiplier Transmit BistTransmit Modes Serial Output Drivers Signal Detect/Link FaultCYV15G0404DXB Receive Data Path Serial Line ReceiversDeserializer/Framer Clock/Data RecoveryReclocker Receive Bist Operation 10B/8B Decoder BlockBits Detected FramerDevice Reset State Power ControlOutput Bus Receive Elasticity BufferOutput Register Bit Assignments Signal Name Device Configuration and Control InterfaceDecoder Bypass Mode Signal Name Bus Weight Bit Name DECBYPx = Decbyp =Name Signal Description Device Configuration and Control Latch DescriptionsRxckselb RxckselaRxckselc RxckseldTxrateb TxrateaTxratec TxratedDevice Control Latch Configuration Table Device Configuration StrategyRequired step Jtag SupportLevel Select Inputs Running disparity error . The character onNormal character received . The valid Data Receive Elasticity buffer underrun/overrunBisterror Bistdatacompare 000 / BistcommandcompareBiststart RX PLLPower Up Requirements CYV15G0404DXB DC Electrical CharacteristicsMaximum Ratings Operating RangeAC Test Loads and Waveforms Power Supply TypCML Output Test Load Lvttl Output Test Load18Receiver Lvttl Switching Characteristics Over the Operating CYV15G0404DXB AC Electrical CharacteristicsREFCLKx Switching Characteristics Over the Operating Range Parameter Description Min Max UnitJtag Test Clock Characteristics Over the Operating Range Bus Configuration Write Timing Characteristics OverTransmit Serial Outputs and TX PLL Characteristics Over DeviceCapacitance20 CYV15G0404DXB HOTLink II Transmitter Switching WaveformsTransmit Interface Write Timing REFCLKx selected TXRATEx = Parameter Description Test Conditions Max UnitWrite Timing REFCLKx selected Transmit InterfaceTXDx70 TXCTx10REFCLKx RXDx70, RXSTx20 TXERRx36 Bus Configuration Write Timing Reset Lvttl in PU VCC PowerCML Lvttl in PUTXDB6 Lvttl RXDC7 Lvttl OUTTXDC0 Lvttl RXDC4 Lvttl OUTNotation Conventions X3.230 Codes and Notation Conventions8B/10B Transmission Code Transmission OrderUse of the Tables for Generating Transmission Characters Code Violations Resulting from Prior ErrorsValid Transmission Characters Data Byte Name Hex ValueAbcdei fghj Abcdei fghj NameData Bits Current RD Current RD+ Byte Name CYV15G0404DXB CYV15G0404DXB Violation Pattern End of Frame SequenceCode Rule Violation and SVS Tx Pattern Ordering Information Package DiagramCYV15G0404DXB-BGC CYV15G0404DXB-BGIAGT New Data SheetUKK/VED Methods to implement it