Analog Devices ADSP-2192 Emulator Event Pin Emulator Clock Input Emulator Data Input

Page 39

 

 

 

 

 

 

 

Y

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R

 

 

 

 

 

 

 

 

A

 

 

For current information contact Analog Devices at (781) 461-3881

 

 

 

October 2000

 

 

 

 

 

 

 

 

 

N

 

 

 

 

 

 

 

 

 

I

 

 

L

 

 

 

 

 

M

 

A

 

 

 

 

 

I

C

 

 

 

 

 

 

 

L

 

 

 

 

 

 

 

Table 30. PinI Configurations: Analog Pins (Continued)

 

E

N

 

 

 

 

 

R

 

 

H

 

A

 

 

 

 

 

 

 

 

P

 

 

C

 

 

 

 

 

 

 

E

 

 

 

 

LQFP

I/O

Description

 

 

 

Pin NameT

 

 

T

A

 

 

 

 

 

 

 

 

 

D

 

 

 

63

I

Control Vdd

 

 

 

CTRLVDD

 

 

 

 

 

IVDD

 

 

 

62

I

Digital Vdd

 

 

 

NC

 

 

 

 

66

O

No Connect

 

 

 

NC

 

 

 

 

69

I

No Connect

 

 

 

NC

 

 

 

 

70

I

No Connect

 

 

 

RVAUX

 

 

 

60

I

X supply

 

 

 

RVDD

 

 

 

64

I

Analog Vdd supply

 

 

 

 

 

 

 

 

 

 

 

ADSP-2192

Table 31. Pin Configurations: AC’97 Interface Pins

 

Pin Name

LQFP

I/O

Description

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

102

O

AC’97 Reset

 

ACRST

 

 

 

 

 

 

ACVAUX

92

I

AC’97 Vaux input

 

 

 

 

 

 

ACVDD

93

I

AC’97 Vdd input

 

 

 

 

 

 

BITCLK

96

I

AC’97 Bit Clock

 

 

 

 

 

 

SDI0

99

I

AC’97 Serial Data Input, bit 0

 

 

 

 

 

 

SDI1

98

I

AC’97 Serial Data Input, bit 1

 

 

 

 

 

 

SDI2

97

I

AC’97 Serial Data Input, bit 2

 

 

 

 

 

 

SDO

100

O

AC’97 Serial Data Output

 

 

 

 

 

 

SYNC

101

O

AC’97 Sync

 

 

 

 

Table 32. Pin Configurations: Serial EEPROM Pins

 

 

 

 

 

 

Pin Name

LQFP

I/O

Description

 

 

 

 

 

 

 

 

 

 

 

SCK

72

I

Serial EEPROM Clock

 

 

 

 

 

 

SDA

71

I

Serial EEPROM Data

 

 

 

 

 

 

SEN

73

I

Serial EEPROM Enable

 

 

 

 

 

 

Table 33. Pin Configurations: Emulator Pins

Pin Name

EMU

TCK

TDI

REV. PrA

 

LQFP

I/O

Description

 

 

 

 

 

 

 

74

O

Emulator Event Pin

 

 

 

 

 

 

 

78

I

Emulator Clock Input

 

 

 

 

 

 

 

80

I

Emulator Data Input

 

 

 

 

 

Y

 

 

 

 

 

 

R

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A

 

 

 

 

 

 

N

L

 

 

 

 

 

 

I

 

 

 

 

 

M

 

A

 

 

 

 

I

 

 

C

 

 

 

L

 

 

 

 

 

 

E

 

 

 

 

I

 

 

 

 

 

 

N

 

 

 

 

R

 

H

 

 

This information applies to a product under development. Its characteristics and specifications are subjectPto change with-

 

A39

 

 

 

 

C

 

 

out notice. Analog Devices assumes no obligation regarding future manufacturing unless otherwise agreed toEin writing.

 

T

A

 

 

 

 

T

 

 

 

 

 

 

 

 

 

 

D

 

 

Image 39
Contents Preliminary Technical Data Words on-chip 16-bit RAM for Data Memory and 16K 48K words of on-chip RAM on P1, configured as 32KREV. PrA Rupts. a 16-bit count register Tcount is decremented Programmable interval timer generates periodic interOutput DSP-DSP Semaphore DSP-DSP Interrupt DSP-DSPADSP-2192 Loop stack interrupt enableIfication. This interface supports the high data rates Industry standard AC’97 serial interface AC-LinkADSP-2192 includes a 33MHz, 32 bit bus master PCI Pliant codecs to the ADSP-2192. The ACLink implementsBAR3 registers appear in on page 14 and Table DSP memory accesses use BAR2 or BAR3 of each funcTion. BAR2 is used to access 24-bit DSP memory BAR3 DSP, using the REG instructionMode the functions of the registers are mapped as follows Rpci Dmah controller can be programmed to perform scatADSP-2192 without processor intervention. In scat Tx0 DMA Channel Interrupt Transmit Channel 0 Bus Master TransactionsBist Target accessesI to registers and DSP memory can goRthroughHany function. As long as the Memory Space access Register or memory location within the ADSP-2192. SimiInta Data Word. BAR3 Mode is typically used for Data MemoryPCI Dword BYTE3 BYTE2 BYTE1 BYTE0 Reserved UnusedA15 9FFC 7FFC0x8-0x9 DSP Memory Buffer WR Offset 0x0-0x3 DSP Memory Buffer Base Addr0x4-0x5 DSP Memory Buffer Size 0x6-0x7 DSP Memory Buffer RD OffsetEP8 EP5EP6 EP7Device-specific attributes returned in the GET Descriptor command is contained in this register.Release Number returned in the GET Device Release Number is 0x0100, which corresponds toUSB EP7 NAK USB EP4 NAKUSB EP5 NAK USB EP6 NAKA21 Fixed Endpoints Control Endpoint ISE = Current interrupt is for a Setup tokenINT = Active interrupt for the 8052 MCU ThisR registerHprovides information as the total size0x01 0x02 0x00 ADIREV. PrA A23 XXX USB McucodeAddress USB RegioBRequest 0xA0 WValue LWValue H A27 If for some reason the host sends more data than the max Packetsize, theNUSB core accepts it, as long as there isSufficientCroom in theAFIFO Pmeen output from the Combo Master should Power themselves and the ADSP-2192 completely downDeassertion of PDW1 high causes a wake-up of the DSP An active lowIRST input to be derived from PCI RSTFifo Is shown as a no connect in on page 33 these SMSelIBit 3 Stereo / Mono Select AC’97 ModeInterfaces reset the DSP under their control as needed Eslot Bits 7-4 AC’97 Slot Select AC’97 Mode OnlyADSP-2192 can be clocked by a crystal oscillator. If a ADSP-2192 Boot Process FlowForEthis configuration.T Manufacturer.I a parallel-resonant, fundamental frequencyRmicroprocessorH -grade 24.576 MHz crystal should be used Run-time library that includes DSP and mathematical func Tion-level simulator a C/C++ compiler and a C/C++A35 AD3 AD0AD1 AD2131 128 PCI / ISA Interrupt CBE0 CBE1 CBE2 CBE3 CLK130 Clkrun Devsel Frame GNT Idsel IntabPcivdd IrdyPAR PcigndEmulator Event Pin Emulator Clock Input Emulator Data Input Emulator Mode Select Emulator Logic ResetEmulator Data Output Acvaux Aiognd Avdd Ctrlaux Ctrlvdd IgndIvdd Rvaux Rvdd TBD Specifications are subject to changeVIN=2.5V Supply Current Dynamic @ 160 Mips InternalSupply Current Idle Input Capacitance6 FIN=1 MHzIOR / IOW Strobe Width 100 AEN Setup to IOR / IOW FallingAddress Setup to IOR / IOW Falling Write Data Setup to IOW RisingSub-ISA Interface Write Cycle Timing Diagram TBD C/W REV. PrA A47 CREV. PrA a A49 Ordering Guide

ADSP-2192 specifications

The Analog Devices ADSP-2192 is a high-performance digital signal processor (DSP) that stands out in the realm of signal processing applications. The device is part of the ADSP-2100 family, which has been recognized for its ability to deliver high-speed computations and efficient processing capabilities. The ADSP-2192 is particularly well-suited for applications requiring advanced digital signal processing, such as telecommunications, audio processing, and industrial control systems.

One of the key features of the ADSP-2192 is its dual-core architecture. This allows for parallel processing capabilities, enabling the device to handle multiple tasks simultaneously. Each core can execute instructions independently, which significantly boosts the overall processing power. The device is built on a 16-bit architecture, supporting 16-bit fixed-point and 40-bit floating-point operations, allowing for a wide range of precision in calculations.

The ADSP-2192 also incorporates a sophisticated instruction set designed for efficient performance. It includes specialized instructions tailored for common signal processing tasks, such as filtering and Fourier transforms. This optimized instruction set enhances the speed and efficiency of data manipulation and computation, making it an ideal choice for real-time applications.

In terms of memory, the ADSP-2192 is equipped with 1 KB of on-chip program memory and 2 KB of data memory. This provides sufficient storage for handling complex algorithms without the need for external memory, reducing latency and increasing processing speed. The device also supports external memory interfaces, enabling developers to expand the system's memory capacity if needed.

Another standout feature of the ADSP-2192 is its rich set of communication interfaces. It supports a variety of communication protocols, including SPI, USART, and I2C, facilitating seamless integration with other devices and systems. This versatility makes it suitable for a wide range of applications, from consumer electronics to industrial automation.

In terms of power consumption, the ADSP-2192 is designed to be energy-efficient, making it an excellent choice for battery-operated devices and applications requiring low power usage. The device operates at a voltage range of 3V to 5V, making it compatible with various power supply systems.

Overall, the Analog Devices ADSP-2192 combines powerful processing capabilities with efficient resource management and versatility, making it a strong contender in the DSP market. Its dual-core architecture, robust instruction set, communication flexibility, and energy-efficient design position it as an essential component for advanced signal processing applications across multiple industries.