Samsung M391B5273DH0, M391B5773DH0 specifications Single-ended Output Slew Rate, SRQse

Page 20

Unbuffered DIMM

datasheet

Rev. 1.0

DDR3L SDRAM

12.3 Single-ended Output Slew Rate

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between VOL(AC) and VOH(AC) for single ended signals as shown in below.

[ Table 12 ] Single ended Output slew rate definition

Description

Measured

 

Defined by

From

To

 

 

 

 

 

Single ended output slew rate for rising edge

VOL(AC)

VOH(AC)

 

VOH(AC)-VOL(AC)

 

 

Delta TRse

 

 

 

 

 

 

 

 

 

 

Single ended output slew rate for falling edge

VOH(AC)

VOL(AC)

 

VOH(AC)-VOL(AC)

 

 

Delta TFse

 

 

 

 

 

 

 

 

 

 

NOTE : Output slew rate is verified by design and characterization, and may not be subject to production test.

[ Table 13 ] Single ended output slew rate

Parameter

Symbol

Operation

DDR3-800

DDR3-1066

DDR3-1333

DDR3-1600

Units

Voltage

Min

Max

Min

Max

Min

Max

Min

Max

 

 

 

Single ended output slew rate

SRQse

1.35V

1.75

51)

1.75

51)

1.75

51)

1.75

51)

V/ns

1.5V

2.5

5

2.5

5

2.5

5

2.5

5

V/ns

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Description : SR : Slew Rate

Q : Query Output (like in DQ, which stands for Data-in, Query-Output)

se : Single-ended Signals For Ron = RZQ/7 setting

NOTE : 1) In two cased, a maximum slew rate of 6V/ns applies for a single DQ signal within a byte lane.

-Case_1 is defined for a single DQ signal within a byte lane which is switching into a certain direction (either from high to low of low to high) while all remaining DQ signals in the same byte lane are static (i.e they stay at either high or low).

-Case_2 is defined for a single DQ signals in the same byte lane are switching into the opposite direction (i.e. from low to high or high to low respectively). For the remaining DQ signal switching into the opposite direction, the regular maximum limit of 5 V/ns applies.

VOHdiff(AC)

VTT

VOLdiff(AC)

delta TFdiff

delta TRdiff

Figure 7. Single-ended output slew rate definition

- 20 -

Image 20
Contents Datasheet Rev History Draft DateTable Of Contents Key Features Address ConfigurationDDR3L Unbuffered Dimm Ordering Information Speed DDR3-800 DDR3-1066 DDR3-1333 DDR3-1600 UnitX72 Dimm Pin Configurations Front side/Back side Pin Front BackPin Name Description Pin DescriptionSPD and Thermal Sensor for ECC UDIMMs Symbol Type Function Input/Output Functional DescriptionConnector Pin Dram Pin Rank Address Mirroring FeatureDram Pin Wiring Mirroring Function Block Diagram SCL SDA Event SA0 SA1 SA2D14 Dram Component Operating Temperature Range Absolute Maximum RatingsAC & DC Operating Conditions Absolute Maximum DC Ratings11.1 AC & DC Logic Input Levels for Single-ended Signals AC & DC Input Measurement LevelsVIH.DQDC90 Vref Tolerances Illustration of Vrefdc tolerance and Vref ac-noise limits35V AC and DC Logic Input Levels for Differential SignalsDifferential Signals Definition TBD Single-ended Requirements for Differential Signals TimeDifferential Input Cross Point Voltage CK, DQS VselSlew Rate Definition for Single Ended Input Signals Slew rate definition for Differential Input SignalsAC & DC Output Measurement Levels Single Ended AC and DC Output LevelsSingle-ended Output Slew Rate SRQseDifferential Output Slew Rate Differential output slew rate definitionIDD specification definition Symbol DescriptionDatasheet DDR3-1066 DDR3-1333 DDR3-1600 Symbol 11-11-11 Unit IDD Spec TableM391B5773DH0 2GB256Mx72 Module M391B5273DH0 4GB512Mx72 ModuleInput/Output Capacitance CZQElectrical Characteristics and AC timing Refresh Parameters by Device DensityDDR3-1066 Speed Bins Speed Bin Table Notes DDR3-1600 Speed Bins CL-nRCD-nRPDatasheet Timing Parameters by Speed Grade Timing Parameters by Speed BinMIN MAX Reset Timing Jitter Notes Timing Parameter Notes ZQCorrection TSens x Tdriftrate + VSens x VdriftratePhysical Dimensions 18.1 256Mbx8 based 256Mx72 Module 1 Rank M391B5773DH018.2 256Mbx8 based 512Mx72 Module 2 Ranks M391B5273DH0