Intel 273246-002 manual Post Code Debugger, Clock Generation, Interrupt Map, Interrupts

Page 24

Theory of Operation

3.2.19Post Code Debugger

The evaluation board has an on-board Post Code Debugger. Data from any program that does an I/O write to 0080H is latched and displayed on the two LEDs (U12 and U13). During BIOS startup, codes are posted to these LEDs to indicate what the BIOS is doing. Application programs can post their own data to these LEDs by writing to I/O address 0080H.

3.2.20Clock Generation

There are three devices on the baseboard which generate and distribute the clocks used by the entire system. These are the CY2280 clock synthesizer, CY2318NZ clock buffer and the CY23009 zero delay buffer. Not all of these devices are used on this version of the evaluation board.

The CY2280 generates the clocks for the Celeron processor, Host Bridge/Controller, cache, PCI, USB and ISA bus. The processor clock runs at 66 MHz. The PCI clocks run at 33 MHz. This device is capable of spread spectrum clocking. If spread spectrum clocking is enabled, a 0.5% down spread will be introduced in the processor and PCI clocks.

The CY2318NZ clock buffer is used to buffer the clock signals sent to the SDRAM DIMMS. The SDRAM interface operates at 66 MHz.

The CY2309 Zero Delay Buffer is not used by the evaluation board.

3.2.21Interrupt Map

Table 3-1. Interrupts

IRQ

System Resources

 

 

NMI

I/O Channel Check

 

 

0

Reserved, Interval Timer

 

 

1

Reserved, Keyboard buffer full

 

 

2

Reserved, Cascade interrupt from slave PIC

 

 

3

Serial Port 2

 

 

4

Serial Port 1

 

 

5

Parallel Port (PNP0 option)

 

 

6

Floppy

 

 

7

Parallel Port 1

 

 

8

Real Time Clock

 

 

9

IRQ2 Redirect

 

 

10

Reserved. Not supported.

 

 

11

Reserved. Not supported.

 

 

12

Onboard Mouse Port if present, else user available

 

 

13

Reserved, Math coprocessor

 

 

14

Primary IDE if present, else user available

 

 

15

Reserved. Not supported.

 

 

3-6

Celeron™ Processor Development Kit Manual

Image 24
Contents Celeron Processor Development Kit ManualCeleron Processor Development Kit Manual Contents Hardware Reference Figures TablesPage Content Overview Text ConventionsTechnical Support Electronic Support SystemsProduct Literature Telephone Technical SupportRelated Documents Processor Assembly Features OverviewBaseboard Features Included HardwareSoftware Key Features General Software, IncBefore You Begin VGA MonitorSetting up the Evaluation Board Evaluation Board Jumpers and ConnectorsGetting Started Configuring the Bios Page Block Diagram Evaluation Board Block DiagramSystem Operation Celeron Processor2 82443BX Host Bridge/Controller 3 ITP System Bus InterfacePower Boot ROM4 82371EB PCI to ISA/IDE Xcelerator PIIX4E DramPCI Connectors ISA ConnectorsAGP Connector IDE SupportPost Code Debugger Clock GenerationInterrupt Map InterruptsMemory Map Memory MapSize Description Page Processor Assembly Post Code DebuggerThermal Management ITP Debugger PortISA and PCI Expansion Slots PCI Device MappingPCI Device Mapping Device Address Line PCI Device NumberConnector Pinouts ATX Power ConnectorPrimary Power Connector J11 Pin Name FunctionITP Debugger Connector ITP Connector Pin Assignment J2 on the Processor AssemblyUSB Connector Pinout J2 Stacked USBMouse and Keyboard Connectors Keyboard and Mouse Connector Pinouts J1 on the BaseboardDB25 Parallel Port Connector Pinout J3 Pin Signal NameIDE Connector Serial Port Connector Pinout J4PCI IDE1 JP3 and IDE2 JP4 Connector Serial PortsFloppy Drive Connector Diskette Drive Header Connector JP1PCI Slot Connector 10. PCI Slots J7, J8, J9ISA Slot Connector 11. ISA Slots J5, J6AGP Connector 12. AGP Slot J13Pin# Enable Spread Spectrum Clocking J14 13. Default Jumper SettingsJumpers Clock Frequency Selection J15Flash Bios VPP Select J21 Flash Bios Boot Block Control J22Push Button Switches 6 SMI# Source Control J23In-Circuit Bios Update Page Bios and Pre-Boot Features Power-On Self-Test PostBios Post Pre-Boot Environment Setup Screen System Basic Cmos Configuration ScreenConfiguring Drive Assignments Embedded Bios Basic Setup ScreenConfiguring IDE Drive Types IDE0-IDE3 Drive AssignmentsFile System Name Controller Master/Slave Configuring Boot Actions Custom Configuration Setup ScreenShadow Configuration Setup Screen Embedded Bios Custom Setup ScreenStandard Diagnostics Routines Setup Screen Start System Bios Debugger Setup ScreenStart RS232 Manufacturing Link Setup Screen Manufacturing ModeConsole Redirection Integrated Bios Debugger CE-Ready Windows CE LoaderIntegrated Bios Debugger Running Over a Remote Terminal Embedded Bios Post Codes Poststatusvideorom Poststatusbeforesetup Embedded Bios Beep Codes PostbeeprefreshPage PLD Code Listing PLD Code Listing Table B-1. Baseboard Bill of Materials Sheet 1 Reference Description Manufacturer Manufacturer P/NBios Flash Intel Table B-1. Baseboard Bill of Materials Sheet 2Table B-1. Baseboard Bill of Materials Sheet 3 Reference Description ManufacturerTable B-1. Baseboard Bill of Materials Sheet 4 SOIC20,SO20WReference Descriptions Manufacturer Manufacturer P/N ECJ-1VB1C104KERJ-6GEYJ472V Schematics Evaluation Platform System Electronic s Board PCI BUS Mini PCI Connector This Drawing Contains Information Which has not Socket DIMM1 DIMM2 This Drawing Contains Information Which has not This Drawing Contains Information Which Hasnot PCI Slot PCI Slot Been Verified for Manufacturing AS AN END Seru Title Been Verified for Manufacturing AS AN Enduser Title USB Secondary IDE Connector ISA/Host USB Connectors ISA Slots COM0/COM1 Port Speaker Header Unused Gates CeleronTM Processor Ppga Daughter Board ITP Pin Socket PRODUCT. Intel is not Responsible for GTL+ Termination RESISTORS-BX GTL+ Termination RESISTORS-CPU 82443BX BX Strapping Options Mounting Holes Thermal Sensor TIE Directly to Ground Plane Index Index-2