Intel 273246-002 manual DIMM2

Page 72

 

A

B

C

D

E

 

4

3

2

1

 

 

 

 

 

 

 

V 3 _ 3

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

C 1 5 6

 

 

C 1 2 8

 

 

 

 

C 1 9 7

 

 

C 2 2 7

 

 

C 1 7 4

 

 

C 1 7 6

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

47uf

 

 

4 7 u F

 

 

 

 

0 . 1uF

 

0 . 1uF

 

0 . 1uF

 

0 . 1uF

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Socket 2

 

 

 

4,5,6

MECC[7:0]

 

 

 

 

 

 

 

 

 

 

 

4

 

MAB#[13:0]

 

 

 

 

 

 

 

 

 

 

 

4,5,6

MD[63:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Note: J16 is not popula ted

 

 

 

 

 

 

 

J16

 

 

 

 

 

 

 

 

 

 

 

M D 0

A 0 1

GND

GND

B 8 5

M D 3 2

 

 

 

 

 

 

 

 

A 0 2

B 8 6

 

 

 

 

 

 

 

 

D Q 0

D Q 3 2

 

 

 

 

 

 

 

 

M D 1

A 0 3

B 8 7

M D 3 3

 

 

 

 

 

 

 

 

D Q 1

D Q 3 3

 

 

 

 

 

 

 

 

M D 2

A 0 4

B 8 8

M D 3 4

 

 

 

 

 

 

 

 

D Q 2

D Q 3 4

 

 

 

 

 

 

 

 

M D 3

A 0 5

B 8 9

M D 3 5

 

 

 

 

 

 

 

 

D Q 3

D Q 3 5

 

 

 

 

 

 

 

 

 

A 0 6

B 9 0

 

 

 

 

 

 

 

 

 

M D 4

V 3 _ 3

V 3 _ 3

M D 3 6

 

 

 

 

 

 

 

 

A 0 7

B 9 1

 

 

 

 

 

 

 

 

D Q 4

D Q 3 6

 

 

 

 

 

 

 

 

M D 5

A 0 8

B 9 2

M D 3 7

 

 

 

 

 

 

 

 

M D 6

A 0 9

D Q 5

D Q 3 7

B 9 3

M D 3 8

 

 

 

 

 

 

 

 

D Q 6

D Q 3 8

 

 

 

 

 

 

 

 

M D 7

A 1 0

B 9 4

M D 3 9

 

 

 

 

 

 

 

 

D Q 7

D Q 3 9

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

M D 8

A 1 1

D Q 8

D Q 4 0

B 9 5

M D 4 0

 

 

 

 

 

 

 

 

 

A 1 2

B 9 6

 

 

 

 

 

 

 

 

 

M D 9

GND

GND

M D 4 1

 

 

 

 

 

 

 

 

A 1 3

B 9 7

 

 

 

 

 

 

 

 

D Q 9

D Q 4 1

 

 

 

 

 

 

 

 

M D 1 0

A 1 4

B 9 8

M D 4 2

 

 

 

 

 

 

 

 

D Q 1 0

D Q 4 2

 

 

 

 

 

 

 

 

M D 1 1

A 1 5

B 9 9

M D 4 3

 

 

 

 

 

 

 

 

D Q 1 1

D Q 4 3

 

 

 

 

 

 

 

 

M D 1 2

A 1 6

B 1 0 0

M D 4 4

 

 

 

 

 

 

 

 

M D 1 3

A 1 7

D Q 1 2

D Q 4 4

B 1 0 1

M D 4 5

 

 

 

 

 

 

 

 

D Q 1 3

D Q 4 5

 

 

 

 

 

 

 

 

 

A 1 8

B 1 0 2

 

 

 

 

 

 

 

 

 

M D 1 4

V 3 _ 3

V 3 _ 3

M D 4 6

 

 

 

 

 

 

 

 

A 1 9

B 1 0 3

 

 

 

 

 

 

 

 

D Q 1 4

D Q 4 6

 

 

 

 

 

 

 

 

M D 1 5

A 2 0

B 1 0 4

M D 4 7

 

 

 

 

 

 

 

 

D Q 1 5

D Q 4 7

 

 

 

 

 

 

 

 

MECC0

A 2 1

B 1 0 5

MECC4

 

 

 

 

 

 

 

 

CB0

CB4

 

 

 

 

 

 

 

 

MECC1

A 2 2

B 1 0 6

MECC5

 

 

 

 

 

 

 

 

CB1

CB5

 

 

 

 

 

 

 

 

 

A 2 3

B 1 0 7

 

 

 

 

 

 

 

 

 

 

GND

GND

 

 

 

 

 

 

 

 

 

 

A 2 4

B 1 0 8

 

 

 

 

 

 

 

 

 

 

NC

NC

 

 

 

 

 

 

 

 

 

 

A 2 5

B 1 0 9

 

 

 

 

 

 

 

 

 

 

NC

NC

 

 

 

 

 

 

 

 

 

 

A 2 6

B 1 1 0

 

 

 

 

 

 

 

 

 

 

V 3 _ 3

V 3 _ 3

 

 

 

 

 

 

 

 

 

 

A 2 7

B 1 1 1

 

 

SCASA#

4,5

 

 

 

 

4,5

W E _ A #

W E 0

/CAS

 

 

 

 

 

 

A 2 8

B 1 1 2

 

 

 

 

 

 

4,5,6

D Q M A 0

D Q M B 0

D Q M B 4

 

 

D Q M A 4

4,5,6

 

 

 

 

A 2 9

B 1 1 3

 

 

 

 

 

 

4

D Q M B 1

D Q M B 1

D Q M B 5

 

 

D Q M B 5

4

 

 

 

 

A 3 0

B 1 1 4

 

 

 

 

 

 

4

CS _ A4#

/S0

/S1

 

 

CS _ A5#

4

 

 

 

 

A 3 1

B 1 1 5

 

 

 

 

 

 

 

 

DU

/RAS

 

 

SRASA#

4,5

 

 

 

 

 

 

A 3 2

B 1 1 6

 

 

 

 

 

 

 

M A B # 0

GND

GND

M A B # 1

 

 

 

 

 

 

 

 

A 3 3

B 1 1 7

 

 

 

 

 

 

 

 

A 0

A 1

 

 

 

 

 

 

 

 

M A B # 2

A 3 4

B 1 1 8

M A B # 3

 

 

 

 

 

 

 

 

A 2

A 3

 

 

 

 

 

 

 

 

M A B # 4

A 3 5

B 1 1 9

M A B # 5

 

 

 

 

 

 

 

 

A 4

A 5

 

 

 

 

 

 

 

 

M A B # 6

A 3 6

B 1 2 0

M A B # 7

 

 

 

 

 

 

 

 

A 6

A 7

 

 

 

 

 

 

 

 

M A B # 8

A 3 7

B 1 2 1

M A B # 9

 

 

 

 

 

 

 

 

M A B # 1 0

A 3 8

A 8

A 9

B 1 2 2

M A B # 1 1

 

 

 

 

 

 

 

 

A10(AP)

BA0

 

 

 

 

 

 

 

 

M A B # 1 2

A 3 9

B 1 2 3

M A B # 1 3

 

 

 

 

 

R97

 

1 0 K

BA1

A 1 1

 

 

 

8

M A B # 1 2 _ R

 

 

A 4 0

B 1 2 4

 

 

 

 

 

 

V 3 _ 3

V 3 _ 3

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A 4 1

V 3 _ 3

CK1

B 1 2 5

M A B # 1 2

 

SDCLK9

8

 

 

 

 

 

 

A 4 2

B 1 2 6

 

 

 

 

8

SDCLK8

CK0

A 1 2

 

 

 

 

 

 

A 4 3

B 1 2 7

 

 

 

 

 

 

 

 

 

 

GND

GND

 

 

 

 

 

 

 

 

 

 

A 4 4

B 1 2 8

 

 

CKE4

4

 

 

 

 

 

 

DU

CKE0

 

 

 

 

 

 

 

 

A 4 5

B 1 2 9

 

 

 

 

 

 

4

CS _ B4#

/S2

/S3

 

 

CS _ B5#

4

 

 

 

 

A 4 6

B 1 3 0

 

 

 

 

 

 

4,5,6

D Q M A 2

D Q M B 2

D Q M B 6

 

 

D Q M A 6

4,5,6

 

 

 

 

A 4 7

B 1 3 1

 

 

 

 

 

 

4,5,6

D Q M A 3

D Q B M 3

D Q M B 7

 

 

D Q M A 7

4,5,6

 

 

 

 

A 4 8

B 1 3 2

 

 

 

 

 

 

 

 

DU

A 1 3

 

 

 

 

 

 

 

 

 

 

A 4 9

B 1 3 3

 

 

 

 

 

 

 

 

 

 

V 3 _ 3

V 3 _ 3

 

 

 

 

 

 

 

 

 

 

A 5 0

B 1 3 4

 

 

 

 

 

 

 

 

 

 

NC

NC

 

 

 

 

 

 

 

 

 

 

A 5 1

B 1 3 5

 

 

 

 

 

 

 

 

 

MECC2

NC

NC

MECC6

 

 

 

 

 

 

 

 

A 5 2

B 1 3 6

 

 

 

 

 

 

 

 

CB2

CB6

 

 

 

 

 

 

 

 

MECC3

A 5 3

B 1 3 7

MECC7

R 1 0 0

V 3 _ 3

 

 

 

 

 

 

CB3

CB7

 

 

 

 

 

 

 

A 5 4

B 1 3 8

 

0

 

 

 

 

 

 

 

M D 1 6

GND

GND

M D 4 8

 

 

 

 

 

 

 

A 5 5

D Q 1 6

D Q 4 8

B 1 3 9

 

 

 

 

 

 

 

 

M D 1 7

A 5 6

B 1 4 0

M D 4 9

 

R 1 0 6

 

 

 

 

 

 

D Q 1 7

D Q 4 9

 

 

 

 

 

 

 

M D 1 8

A 5 7

B 1 4 1

M D 5 0

 

0

 

 

 

 

 

 

D Q 1 8

D Q 5 0

 

 

 

 

 

 

 

M D 1 9

A 5 8

B 1 4 2

M D 5 1

 

 

 

 

 

 

 

D Q 1 9

D Q 5 1

 

 

 

 

 

 

 

 

 

A 5 9

B 1 4 3

 

 

 

 

 

 

 

 

 

M D 2 0

V 3 _ 3

V 3 _ 3

M D 5 2

 

 

 

 

 

 

 

 

A 6 0

B 1 4 4

 

 

 

 

 

 

 

 

D Q 2 0

D Q 5 2

 

 

 

 

 

 

 

 

 

A 6 1

B 1 4 5

 

 

 

 

 

 

 

 

 

 

NC

NC

 

 

 

 

 

 

 

 

 

 

A 6 2

B 1 4 6

 

 

 

 

 

 

 

 

 

 

VREF (NC)

DU

 

 

 

 

 

 

 

 

 

 

A 6 3

B 1 4 7

 

 

 

 

 

 

 

4

CKE5

CKE1

REGE

 

 

 

 

 

 

 

A 6 4

B 1 4 8

 

 

 

 

 

 

 

 

 

M D 2 1

GND

GND

M D 5 3

 

 

 

 

 

 

 

 

A 6 5

B 1 4 9

 

 

 

 

 

 

 

 

D Q 2 1

D Q 5 3

 

 

 

 

 

 

 

 

M D 2 2

A 6 6

B 1 5 0

M D 5 4

 

 

 

 

 

 

 

 

D Q 2 2

D Q 5 4

 

 

 

 

 

 

 

 

M D 2 3

A 6 7

B 1 5 1

M D 5 5

 

 

 

 

 

 

 

 

D Q 2 3

D Q 5 5

 

 

V 3 _ 3

 

 

 

 

 

 

A 6 8

B 1 5 2

 

 

 

 

 

 

 

 

M D 2 4

GND

GND

M D 5 6

 

 

 

 

 

 

 

A 6 9

B 1 5 3

 

 

 

 

 

 

 

 

D Q 2 4

D Q 5 6

 

 

 

 

 

 

 

 

M D 2 5

A 7 0

B 1 5 4

M D 5 7

 

 

 

 

 

 

 

 

D Q 2 5

D Q 5 7

 

 

 

 

 

 

 

 

M D 2 6

A 7 1

B 1 5 5

M D 5 8

 

 

R 1 2 6

 

 

 

 

 

D Q 2 6

D Q 5 8

 

 

 

 

 

 

 

M D 2 7

A 7 2

B 1 5 6

M D 5 9

 

 

4 .7K

 

 

 

 

 

D Q 2 7

D Q 5 9

 

 

 

 

 

 

 

 

A 7 3

B 1 5 7

 

 

 

 

 

 

 

 

 

M D 2 8

V 3 _ 3

V 3 _ 3

M D 6 0

 

 

 

 

 

 

 

 

A 7 4

B 1 5 8

 

 

 

 

 

 

 

 

D Q 2 8

D Q 6 0

 

 

 

 

 

 

 

 

M D 2 9

A 7 5

B 1 5 9

M D 6 1

 

 

 

 

 

 

 

 

D Q 2 9

D Q 6 1

 

 

 

 

 

 

 

 

M D 3 0

A 7 6

B 1 6 0

M D 6 2

 

 

 

 

 

 

 

 

D Q 3 0

D Q 6 2

 

 

 

 

 

 

 

 

M D 3 1

A 7 7

B 1 6 1

M D 6 3

 

 

 

 

 

 

 

 

D Q 3 1

D Q 6 3

 

 

 

 

 

 

 

 

 

A 7 8

B 1 6 2

 

 

 

 

 

 

 

 

 

 

GND

GND

 

 

 

 

 

 

 

 

 

 

A 7 9

B 1 6 3

 

 

SDCLK11

8

 

 

 

8

SDCLK10

CK2

CK3

 

 

 

 

 

A 8 0

B 1 6 4

 

 

 

 

 

 

 

 

NC

NC

 

 

 

 

 

 

 

 

 

 

A 8 1

B 1 6 5

 

 

 

 

 

 

 

 

 

 

WP

SA0

 

 

 

 

 

 

 

 

 

 

A 8 2

B 1 6 6

 

 

 

 

 

 

4,5,6,8,9,14

S M B D A T A

SDA

SA1

 

 

 

 

 

 

A 8 3

B 1 6 7

 

 

 

 

 

 

4,5,6,8,9,14

SMBCLK

SCL

SA2

 

 

 

 

 

 

A 8 4

B 1 6 8

 

 

 

 

 

 

 

 

 

 

V 3 _ 3

V 3 _ 3

Slave address 10100010b

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SDRAM DIMM

THIS DRAWING CONTAINS INFORMATION WHICH HAS NOT

BEEN VERIFIED FOR MANUFACTURING AS AN ENDUSER

PRODUCT. INTEL IS NOT RESPONSIBLE FORTHE

MISUSE OF THIS INFORMATIO.

 

 

 

 

 

 

 

Title

DIMM2

 

 

 

 

 

 

 

 

 

 

 

Size

Document Number

 

 

 

 

Rev

C

{Doc}

 

 

 

 

D

 

 

 

 

 

 

Date:

Thursday, February 25, 1999

Sheet

7

of

2 2

 

4

3

2

1

A

B

C

D

E

Image 72
Contents Celeron Processor Development Kit ManualCeleron Processor Development Kit Manual Contents Hardware Reference Figures TablesPage Content Overview Text ConventionsTechnical Support Electronic Support SystemsProduct Literature Telephone Technical SupportRelated Documents Processor Assembly Features OverviewBaseboard Features Included HardwareSoftware Key Features General Software, IncBefore You Begin VGA MonitorSetting up the Evaluation Board Evaluation Board Jumpers and ConnectorsGetting Started Configuring the Bios Page Block Diagram Evaluation Board Block DiagramSystem Operation Celeron Processor2 82443BX Host Bridge/Controller 3 ITP System Bus InterfacePower Boot ROM4 82371EB PCI to ISA/IDE Xcelerator PIIX4E DramPCI Connectors ISA ConnectorsAGP Connector IDE SupportPost Code Debugger Clock GenerationInterrupt Map InterruptsMemory Map Memory MapSize Description Page Processor Assembly Post Code DebuggerThermal Management ITP Debugger PortISA and PCI Expansion Slots PCI Device MappingPCI Device Mapping Device Address Line PCI Device NumberConnector Pinouts ATX Power ConnectorPrimary Power Connector J11 Pin Name FunctionITP Debugger Connector ITP Connector Pin Assignment J2 on the Processor AssemblyUSB Connector Pinout J2 Stacked USBMouse and Keyboard Connectors Keyboard and Mouse Connector Pinouts J1 on the BaseboardDB25 Parallel Port Connector Pinout J3 Pin Signal NameIDE Connector Serial Port Connector Pinout J4PCI IDE1 JP3 and IDE2 JP4 Connector Serial PortsFloppy Drive Connector Diskette Drive Header Connector JP1PCI Slot Connector 10. PCI Slots J7, J8, J9ISA Slot Connector 11. ISA Slots J5, J6AGP Connector 12. AGP Slot J13Pin# Enable Spread Spectrum Clocking J14 13. Default Jumper SettingsJumpers Clock Frequency Selection J15Flash Bios VPP Select J21 Flash Bios Boot Block Control J22Push Button Switches 6 SMI# Source Control J23In-Circuit Bios Update Page Bios and Pre-Boot Features Power-On Self-Test PostBios Post Pre-Boot Environment Setup Screen System Basic Cmos Configuration ScreenConfiguring Drive Assignments Embedded Bios Basic Setup ScreenConfiguring IDE Drive Types IDE0-IDE3 Drive AssignmentsFile System Name Controller Master/Slave Configuring Boot Actions Custom Configuration Setup ScreenShadow Configuration Setup Screen Embedded Bios Custom Setup ScreenStandard Diagnostics Routines Setup Screen Start System Bios Debugger Setup ScreenStart RS232 Manufacturing Link Setup Screen Manufacturing ModeConsole Redirection Integrated Bios Debugger CE-Ready Windows CE LoaderIntegrated Bios Debugger Running Over a Remote Terminal Embedded Bios Post Codes Poststatusvideorom Poststatusbeforesetup Embedded Bios Beep Codes PostbeeprefreshPage PLD Code Listing PLD Code Listing Table B-1. Baseboard Bill of Materials Sheet 1 Reference Description Manufacturer Manufacturer P/NBios Flash Intel Table B-1. Baseboard Bill of Materials Sheet 2Table B-1. Baseboard Bill of Materials Sheet 3 Reference Description ManufacturerTable B-1. Baseboard Bill of Materials Sheet 4 SOIC20,SO20WReference Descriptions Manufacturer Manufacturer P/N ECJ-1VB1C104KERJ-6GEYJ472V Schematics Evaluation Platform System Electronic s Board PCI BUS Mini PCI Connector This Drawing Contains Information Which has not Socket DIMM1 DIMM2 This Drawing Contains Information Which has not This Drawing Contains Information Which Hasnot PCI Slot PCI Slot Been Verified for Manufacturing AS AN END Seru Title Been Verified for Manufacturing AS AN Enduser Title USB Secondary IDE Connector ISA/Host USB Connectors ISA Slots COM0/COM1 Port Speaker Header Unused Gates CeleronTM Processor Ppga Daughter Board ITP Pin Socket PRODUCT. Intel is not Responsible for GTL+ Termination RESISTORS-BX GTL+ Termination RESISTORS-CPU 82443BX BX Strapping Options Mounting Holes Thermal Sensor TIE Directly to Ground Plane Index Index-2