Texas Instruments TCM4300 Dsprw, Dspstrbl, Dvdd, Dvss, Iqrxen, Lcdcontr, Mclkout, MCA0, MCA1

Page 13

1.4Terminal Functions (Continued)

TERMINAL

I/O

DESCRIPTION

NAME

NO.

 

 

 

 

 

 

DSPRW

69

I

DSP read/write. A high on DSPRW enables a read operation and a low enables

 

 

 

a write operation to the DSP.

 

 

 

 

DSPSTRBL

68

I

DSP strobe low. The DSPSTRL (active low) is used in conjunction with DSPCSL

 

 

 

to enable read/write operations to the DSP.

 

 

 

 

DVDD

35, 45, 63,

Ð

Digital power supply. All supply terminals must be connected together.

 

75, 90

 

 

 

 

 

 

DVSS

34, 46, 65,

Ð

Digital ground. All supply terminals must be connected together.

 

76, 91

 

 

 

 

 

 

DWBDINT

78

O

DSP wide-band data interrupt (active low). The DWBDINT output goes low to

 

 

 

indicate that the wide-band data (WBD) demodulation circuits have traffic on

 

 

 

them.

 

 

 

 

FM

4

I

Frequency modulation. FM terminal is connected to the output of the FM

 

 

 

discriminator.

 

 

 

 

FMRXEN

95

O

FM receive path enable. A high output from FMRXEN can be used to enable the

 

 

 

power for the receiver FM path.

 

 

 

 

IQRXEN

96

O

In-phase and quadrature receive path enable. A high output on IQRXEN can be

 

 

 

used to enable the power for receiver I/Q path.

 

 

 

 

LCDCONTR

33

O

Liquid-crystal display (LCD) contrast. This LCDCONTR control DAC can be

 

 

 

used to control the amount of drive to the liquid crystal display.

 

 

 

 

MCLKOUT

67

O

Master clock out. MCLKOUT is a buffered version of MCLKIN.

 

 

 

 

MCA0

40

I

Microcontroller 5-bit parallel address bus. MCA0 through MCA4 provide a 5-bit

MCA1

41

 

bus to address the microcontroller. MCA4 is the MSB, and MCA0 is the LSB.

 

 

MCA2

42

 

 

MCA3

43

 

 

MCA4

44

 

 

 

 

 

 

MCCLK

62

O

Microcontroller clock. MCCLK provides an adjustable frequency with 1.215 MHz

 

 

 

at powerup.

 

 

 

 

MCCSH

39

I

Microcontroller interface chip-select. A high at MCCSH in conjunction with a low

 

 

 

at MCCSL allows the microcontroller to read from or write to the TCM4300.

 

 

 

 

MCCSL

38

I

Microcontroller interface chip-select. A low at MCCSL in conjunction with a high

 

 

 

at the MCCSH allows the microcontroller to read from or write to the TCM4300.

 

 

 

 

MCD0

51

I/O/Z

Microcontroller 8-bit parallel data bus. MCD0 through MCD7 provides an 8-bit

MCD1

52

 

parallel data bus to send/receive data to/from the microcontroller. MCD7 is the

 

MSB, and MCD0 is the LSB.

MCD2

53

 

 

 

MCD3

54

 

 

MCD4

55

 

 

MCD5

56

 

 

MCD6

57

 

 

MCD7

58

 

 

² Z = high impedance

1±5

Image 13
Contents Data Manual SLWS010F TCM4300 Data Manual Important Notice Contents Mechanical Data ±1 List of Illustrations List of Tables Introduction FeaturesTCM4300 Functional Block Diagram PZ Package TOP View Pin AssignmentsVSS FmrxenTerminal Description Name Terminal FunctionsDspstrbl DsprwDvdd DvssMTS1 McdsMclkin McrwSint ScenSynclk SyndtaDissipation Rating Table Power Rating Above TA = 25CPackage Derating FactorReference Characteristics Power ConsumptionRecommended Operating Conditions RXIP, RXIN, RXQP, and Rxqn Inputs Avdd = 3 V, 4.5 V, 5 Terminal ImpedanceFunction MIN TYP² MAX Unit Parameter Test Conditions MIN TYP MAX UnitAuxiliary D/A Converters Transmit I and Q Channel OutputsParameter MIN TYP MAX Unit Auxiliary D/A Converters Slope AGC, AFC, Pwrcont RSSI/Battery A/D ConverterAuxiliary D/A Converters Slope Lcdcontr Nominal LSB Nominal Output VoltageTransmit TX Channel Frequency Response Digital Mode Transmit TX Channel Frequency Response Analog Mode Page Mclkout Mclkout Timing Requirements see ±1 and NoteVOH VOL Mcds Parameter Alternate MIN MAX UnitMcrw MCA4±MCA0 MCD7±MCD0 Mccsh MccslMCA4±MCA0 Parameter Alternate MIN MAX Unit SymbolMCA4±MCA0 MCD7±MCD0 Twdho MCA0±MCA4 MCD0±MCD7 Mccsh Mccsl Motorola 16-Bit Read Cycle, MTS 10 =MCA0±MCA4 MCD0±MCD7 Mccsh Mccsl Mcrw MCA0±MCA410% ThR / W ThWA Dspstrbl DspcslDsprw Dspa Dspd±11. TCM4300 to DSP Interface Write Cycle ±12 Control Signal Analog Mode Digital Mode ±1. TCM4300 Receive Channel Control SignalsMode Fmvox Iqrxen Fmrxen Data Transfer±2. RXIP, RXIN, RXQP, and Rxqn Inputs Avdd = 3 V, 4.5 V, 5 Transmit Section ±5. Transmit TX I and Q Channel Outputs Modulation error percentage +100 s %±6. Transmit TX Channel Frequency Response Digital Mode Transmit Burst Operation Digital Mode±7. Transmit TX Channel Frequency Response Analog Mode ±1. Power Ramp-Up/Ramp-Down TIming Diagram Wide-Band Data Demodulator Transmit I And Q Output LevelWide-band Data Interrupts ±8. Typical Bit-Error-Rate Performance Wbdbw =±9. Bits in Control Register WBDCtrl Parameter Test Conditions MIN MAX Unit Mean CNRWBD Wide-band Data Demodulator General Information±10. Auxiliary D/A Converters Auxiliary DACs, LCD Contrast Converter±11. Auxiliary D /A Converters Slope AGC, AFC, Pwrcont ±13. RSSI/Battery A/D Converter RSSI, Battery MonitorTiming And Clock Generation ±12. Auxiliary D /A Converters Slope LcdcontrSpeech-Codec Clock Generation Clock GenerationMicrocontroller Clock Sample Interrupt SintPhase-Adjustment Strategy Mclkin RCOMclken Frequency Synthesizer Interface Highval Clkpol Numclks LowvalMSB/LSB First SyndtaName Description ±14. Synthesizer Control Fields15. External Power Control Signals Power Control PortName Suggested External Application Reset Synclk Syndta SYNLE1 SYNLE0 SynrdyWBD Wbdon Iqrxen Txen ModeOUT1 Fmrxen ScenDint Microcontroller-DSP CommunicationsFifo a Fifo B Cint DSP±16. Microcontroller Register Map Microcontroller Register Map±17. Microcontroller Register Definitions Wide-Band Data/Control RegisterAddr Name Category Microcontroller Status and Control Registers BIT Name Function Reset Value±18. WBDCtrl Register ±19. MStatCtrl Register Bits LCD ContrastLDC D/A Lcden±20. DSP Register Map DSP Register Map±21. DSP Register Definitions Base Station Offset Register Wide-Band Data RegistersDspcsl TCM4300 Dsprw Dspstrbl Sint Cint Bdint DSP Strb INT±22. DStatCtrl Register Bits DSP Status and Control RegistersPower-On Reset ResetInternal Reset State ±23. Power-On Reset Register Initialization±24. Microcontroller Interface Configuration Intel Microcontroller Mode Of Operation±25. Microcontroller Interface Connections for Intel Mode Microcontroller InterfaceMotorola Microcontroller Mode of Operation Mitsubishi Microcontroller Mode of OperationMcrw Mcds IRQ NMI DintCS3 ±32 PZ S-PQFP-G100 Mechanical DataImportant Notice