Texas Instruments TCM4300 manual ±20. DSP Register Map, ±21. DSP Register Definitions

Page 60

4.19 DSP Register Map

The register map accessible to the DSP port is shown in Table 4±20 and Table 4±21. There are 14 system addressable locations. Note that the write address of FIFO B is the same as the read address of FIFO A. Figure 4-11 details the connection of TCM4300 to an example DSP.

Table 4±20. DSP Register Map

ADDR

NAME

D9

D8

D7

D6

 

D5

D4

D3

D2

D1

D0

 

 

 

 

 

 

 

 

 

 

 

 

 

00h

WBD

MSB

 

 

 

 

 

 

 

LSB

Reserved

 

 

 

 

 

 

 

 

 

 

 

01h

WBDCtrl

WBD_LCKD

WBD_ON

 

WBD_BW

 

 

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

02h

RXI

Sign

MSB

 

 

 

 

 

 

 

 

LSB

 

 

 

 

 

 

 

 

 

 

 

 

 

03h

RXQ

Sign

MSB

 

 

 

 

 

 

 

 

LSB

 

 

 

 

 

 

 

 

 

 

 

 

 

04h

TXI

Sign

MSB

 

 

 

 

 

 

 

 

LSB

 

 

 

 

 

 

 

 

 

 

 

 

 

05h

TXQ

Sign

MSB

 

 

 

 

 

 

 

 

LSB

 

 

 

 

 

 

 

06h

FIFO

MSB

FIFO A(B) microcontroller to DSP (DSP to microcontroller)

LSB

Reserved

 

 

 

 

 

 

 

 

 

 

 

07h

DlntCtrl

Clear WBD

SDIS

Clear-C

Send-D

 

Send-F

 

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

08h

Timing Adj

MSB

 

 

 

 

 

 

 

 

 

LSB

 

 

 

 

 

 

 

 

 

 

 

 

 

09h

AGC DAC

MSB

 

 

 

 

 

 

 

LSB

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

0Ah

AFC DAC

MSB

 

 

 

 

 

 

 

LSB

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

0Bh

PWR DAC

MSB

 

 

 

 

 

 

 

LSB

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

0Ch

DStatCtrl

TXGO

MODE

SCEN

FMVOX

 

FMRXEN

IQRXEN

TXEN

OUT1

RXOF

ALB

 

 

 

 

 

 

 

 

 

 

 

 

 

0Dh

BST Offset

 

 

 

Reserved

 

 

 

 

MSB

LSB

Table 4±21. DSP Register Definitions

ADDR

NAME

CATEGORY

R/W

 

 

 

 

00h

WBD

Wide-band data

R

 

 

 

 

01h

WBDCtrl

Wide-band data control

R/W

 

 

 

 

02h

RXI

RX channel A/D results

R

 

 

03h

RXQ

 

 

 

 

 

 

04h

TXI

Analog mode: TXI D/A data

W

 

Digital mode: π /4 DQPSK modulator input data

 

 

 

 

 

 

 

05h

TXQ

Analog mode: TXQ D/A data

W

 

Digital mode: Not used

 

 

 

 

 

 

 

06h

FIFO

FIFO A(B) microcontroller to DSP (DSP to microcontroller)

R/(W)

 

 

 

 

07h

DIntCtrl

Interrupt control/status

R/W

 

 

 

 

08h

Timing Adj

Symbol timing adjust

W

 

 

 

 

09h

AGC DAC

AGC

W

 

 

 

 

0Ah

AFC DAC

AFC

W

 

 

 

 

0Bh

PWR DAC

Power control

W

 

 

 

 

0Ch

DStatCtrl

Miscellaneous status/control

R/W

 

 

 

 

0Dh

BST Offset

TDM burst offset

W

4±25

Image 60
Contents Data Manual SLWS010F TCM4300 Data Manual Important Notice Contents Mechanical Data ±1 List of Illustrations List of Tables Features IntroductionTCM4300 Functional Block Diagram Pin Assignments PZ Package TOP ViewVSS FmrxenTerminal Functions Terminal Description NameDsprw DspstrblDvdd DvssMcds MTS1Mclkin McrwScen SintSynclk SyndtaPower Rating Above TA = 25C Dissipation Rating TablePackage Derating FactorPower Consumption Reference CharacteristicsRecommended Operating Conditions Terminal Impedance RXIP, RXIN, RXQP, and Rxqn Inputs Avdd = 3 V, 4.5 V, 5Function MIN TYP² MAX Unit Parameter Test Conditions MIN TYP MAX UnitTransmit I and Q Channel Outputs Auxiliary D/A ConvertersParameter MIN TYP MAX Unit RSSI/Battery A/D Converter Auxiliary D/A Converters Slope AGC, AFC, PwrcontAuxiliary D/A Converters Slope Lcdcontr Nominal LSB Nominal Output VoltageTransmit TX Channel Frequency Response Digital Mode Transmit TX Channel Frequency Response Analog Mode Page Mclkout Timing Requirements see ±1 and Note MclkoutVOH VOL Parameter Alternate MIN MAX Unit McdsMcrw MCA4±MCA0 MCD7±MCD0 Mccsh MccslParameter Alternate MIN MAX Unit Symbol MCA4±MCA0MCA4±MCA0 MCD7±MCD0 Twdho Motorola 16-Bit Read Cycle, MTS 10 = MCA0±MCA4 MCD0±MCD7 Mccsh MccslMCA0±MCA4 Mcrw MCA0±MCA4 MCD0±MCD7 Mccsh Mccsl10% ThR / W ThWA Dspcsl DspstrblDsprw Dspa Dspd±11. TCM4300 to DSP Interface Write Cycle ±12 ±1. TCM4300 Receive Channel Control Signals Control Signal Analog Mode Digital ModeMode Fmvox Iqrxen Fmrxen Data Transfer±2. RXIP, RXIN, RXQP, and Rxqn Inputs Avdd = 3 V, 4.5 V, 5 Transmit Section Modulation error percentage +100 s % ±5. Transmit TX I and Q Channel OutputsTransmit Burst Operation Digital Mode ±6. Transmit TX Channel Frequency Response Digital Mode±7. Transmit TX Channel Frequency Response Analog Mode ±1. Power Ramp-Up/Ramp-Down TIming Diagram Transmit I And Q Output Level Wide-Band Data Demodulator±8. Typical Bit-Error-Rate Performance Wbdbw = Wide-band Data Interrupts±9. Bits in Control Register WBDCtrl Parameter Test Conditions MIN MAX Unit Mean CNRWide-band Data Demodulator General Information WBDAuxiliary DACs, LCD Contrast Converter ±10. Auxiliary D/A Converters±11. Auxiliary D /A Converters Slope AGC, AFC, Pwrcont RSSI, Battery Monitor ±13. RSSI/Battery A/D ConverterTiming And Clock Generation ±12. Auxiliary D /A Converters Slope LcdcontrClock Generation Speech-Codec Clock GenerationMicrocontroller Clock Sample Interrupt SintPhase-Adjustment Strategy RCO MclkinMclken Frequency Synthesizer Interface Clkpol Numclks Lowval HighvalMSB/LSB First Syndta±14. Synthesizer Control Fields Name DescriptionPower Control Port 15. External Power Control SignalsName Suggested External Application Reset Synclk Syndta SYNLE1 SYNLE0 SynrdyIqrxen Txen Mode WBD WbdonOUT1 Fmrxen ScenMicrocontroller-DSP Communications DintFifo a Fifo B Cint DSPMicrocontroller Register Map ±16. Microcontroller Register Map Wide-Band Data/Control Register ±17. Microcontroller Register Definitions Addr Name Category BIT Name Function Reset Value Microcontroller Status and Control Registers±18. WBDCtrl Register LCD Contrast ±19. MStatCtrl Register BitsLDC D/A LcdenDSP Register Map ±20. DSP Register Map±21. DSP Register Definitions Wide-Band Data Registers Base Station Offset RegisterDspcsl TCM4300 Dsprw Dspstrbl Sint Cint Bdint DSP Strb INTDSP Status and Control Registers ±22. DStatCtrl Register BitsReset Power-On ResetInternal Reset State ±23. Power-On Reset Register InitializationIntel Microcontroller Mode Of Operation ±24. Microcontroller Interface Configuration±25. Microcontroller Interface Connections for Intel Mode Microcontroller InterfaceMitsubishi Microcontroller Mode of Operation Motorola Microcontroller Mode of OperationMcrw Mcds IRQ NMI DintCS3 ±32 Mechanical Data PZ S-PQFP-G100Important Notice