6-28 Intel® PXA26x Processor Family Developer’s Manual

Memory Controller
Figure 6-7. SDRAM Read With a Second Read to Same Bank, Different RowFigure 6-8. SDRAM Read With a Second Read to a Different Bank
CLCLtRCDtRCDtRP
tRAS
tRPCLCLtRCD
tRAS
tRCD
row col
0123
0000
tRP = 2 clks
tRAS = 7 clks
tRCD = 2 clks
CL = 2 clks
bank row
4567
col
0000
0ns 50ns 100ns 150ns
SDCLK
nSDCS
MA[24:0]
nSDRAS
nSDCAS
nWE
DATA
DQM[3:0]
CLCLtRCDtRCD
tRP
CL tRP
CLtRCDtRCD
row col
0123
0000
tRP = 2 clks
tRAS = 7 clks
tRCD = 2 clks
CL = 2 clks
bank0 row
1234
col
0ns 25ns 50ns 75ns 100ns 125ns
SDCLK
nSDCS
MA[24:0]
nSDRAS
nSDCAS
nWE
DATA
DQM[3:0]