Intel® PXA26x Processor Family Developer’s Manual 15-23

MultiMediaCard Controller
15.5.3 MMC_CLKRT Register

The MMC_CLKRT register specifies the frequency division of the MMC bus clock. The software

is responsible for setting this register.

8CLK_EN
CLOCK ENABLED:
0 – MMC clock is off
1 – MMC clock is on
7RECV_FIFO_
FULL
RECEIVE FIFO FULL:
0 – Receive FIFO is not full
1 – Receive FIFO is full
6XMIT_FIFO_E
MPTY
TRANSMIT FIFO EMPTY:
0 – Transmit FIFO is not empty
1 – Transmit FIFO is empty
5RES_CRC_E
RR
RESPONSE CRC ERROR:
0 – No error on the response CRC
1 – CRC error occurred on the response
4SPI_READ_E
RROR_TOKE
N
SPI READ ERROR TOKEN:
0 – SPI data error token has not been received
1 – SPI data error token has been received
3CRC_READ_
ERROR
CRC READ ERROR:
0 – No error on received data
1 – CRC error occurred on received data
2CRC_WRITE_
ERROR
CRC WRITE ERROR:
0 �� No error on transmission of data
1 – Card observed erroneous transmission of data
1TIME_OUT_R
ESPONSE
TIME OUT RESPONSE:
0 – Card response has not timed out
1 – Card response timed out
0READ_TIME_
OUT
READ TIME OUT:
0 – Card read data has not timed out
1 – Card read data timed out

Table 15-7. MMC_STAT Register (Sheet 2 of 2)

Physical Address
4110_0004 MMC_STAT Register MMC
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Reserved
END_CMD_RES
PRG_DONE
DATA_TRAN_DONE
Reserved
CLK_EN
RECV_FIFO_FULL
XMIT_FIFO_EMPTY
RES_CRC_ERR
SPI_READ_ERROR_TOKEN
CRC_READ_ERROR
CRC_WRITE_ERROR
TIME_OUT_RESPONSE
READ_TIME_OUT
Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0
Bits Name Description