Intel 82555 manual Contents

Page 3

 

 

 

Networking Silicon — 82555

 

 

 

 

Contents

 

 

 

 

1.0

INTRODUCTION

1

 

1.1

Functional Overview

1

 

1.2

Compliance to Industry Standards

1

2.0

ARCHITECTURAL OVERVIEW

3

 

2.1

100 Mbps Mode

3

 

2.2

10 Mbps Mode

4

 

2.3

Media Independent Interface (MII)

5

3.0

PIN DEFINITIONS

7

 

3.1

Pin Types

8

 

3.2

Clock Pins

8

 

3.3

Twisted Pair Ethernet (TPE) Pins

8

 

3.4

Media Independent Interface (MII) Pins

8

 

3.5

Media Access Control/Repeater Interface Control Pins

9

 

3.6

LED Pins

10

 

3.7

External Bias Pins

10

 

3.8

Miscellaneous Control Pins

11

 

3.9

Power and Ground Pins

12

4.0

100BASE-TX ADAPTER MODE OPERATION

13

 

4.1

100BASE-TX Transmit Clock Generation

13

 

4.2

100BASE-TX Transmit Blocks

13

 

 

4.2.1

100BASE-TX 4B/5B Encoder

13

 

 

4.2.2

100BASE-TX Scrambler and MLT-3 Encoder

14

 

 

4.2.3

100BASE-TX Transmit Framing

15

 

 

4.2.4

Transmit Driver

16

 

4.3

100BASE-TX Receive Blocks

16

 

 

4.3.1

Adaptive Equalizer

17

 

 

4.3.2

Receive Clock and Data Recovery

17

 

 

4.3.3

MLT-3 Decoder, Descrambler, and Receive Digital Section

17

 

 

4.3.4

100BASE-TX Receive Framing

17

 

 

4.3.5

100BASE-TX Receive Error Detection and Reporting

17

 

4.4

100BASE-TX Collision Detection

17

 

4.5

100BASE-TX Link Integrity and Auto-Negotiation Solution

18

 

 

4.5.1

Link Integrity

18

 

 

4.5.2

Auto-Negotiation

18

 

 

4.5.3

Combination Tx/T4 Auto-Negotiation Solution

18

 

4.6

Auto 10/100 Mbps Speed Selection

19

 

4.7

Adapter Mode Addresses

19

5.0

10BASE-T FUNCTIONALITY IN ADAPTER MODE

21

 

5.1

10BASE-T Transmit Clock Generation

21

 

5.2

10BASE-T Transmit Blocks

21

 

 

5.2.1

10BASE-T Manchester Encoder

21

 

 

5.2.2

10BASE-T Driver and Filter

21

 

5.3

10BASE-T Receive Blocks

21

 

 

5.3.1

10BASE-T Manchester Decoder

21

 

 

5.3.2

10BASE-T Twisted Pair Ethernet (TPE) Receive Buffer and Filter

21

Datasheet

iii

Image 3
Contents 82555 10/100 Mbps LAN Physical Layer Interface Product FeaturesRevision Description Networking SiliconContents Repeater Mode Introduction Functional OverviewCompliance to Industry Standards Networking Silicon Architectural Overview 100 Mbps ModeMII TX Interface 10 Mbps ModeMedia Independent Interface MII Transmit Error From RIC Repeater mode onlyYes Pin Numbers and Labels Pin DefinitionsPin Types Clock PinsTwisted Pair Ethernet TPE Pins Media Independent Interface MII PinsMedia Access Control/Repeater Interface Control Pins External Bias Pins LED PinsMiscellaneous Control Pins Power and Ground Pins VCCVSS 100BASE-TX Transmit Blocks 100BASE-TX Adapter Mode OperationSymbol 5B Symbol Code 4B Nibble Code 100BASE-TX Transmit Clock GenerationInvalid 2 100BASE-TX Scrambler and MLT-3 Encoder3 100BASE-TX Transmit Framing NRZ to MLT-3 Encoding Diagram100BASE-TX Receive Blocks Transmit DriverVendor Model/Type 100BASE-TX Collision Detection Auto-Negotiation 100BASE-TX Link Integrity and Auto-Negotiation SolutionCombination Tx/T4 Auto-Negotiation Solution Link IntegrityAuto 10/100 Mbps Speed Selection Adapter Mode AddressesNetworking Silicon Datasheet 10BASE-T Receive Blocks 10BASE-T Functionality in Adapter Mode10BASE-T Transmit Clock Generation 10BASE-T Transmit Blocks10BASE-T Jabber Control Function 3 10BASE-T Error Detection and Reporting10BASE-T Collision Detection 10BASE-T Link Integrity10BASE-T Full Duplex Networking Silicon Datasheet Repeater Mode Special Repeater FeaturesConnectivity Clock Signal Example MDI Frame Structure Management Data InterfaceTransition Bits Name Description DefaultMDI Registers MDI Registers 010BASE-T Register 1 Status Register Bit DefinitionsRegister 2 82555 Identifier Register Bit Definitions MDI Registers 16 MDI Registers 8100BASE-TX Register 17 82555 Special Control Bit Definitions150 Actled Liled Register 22 Receive Symbol Error Counter Bit DefinitionsPriority Technology Bit Setting TechnologyAuto-Negotiation Functionality DescriptionPriority Parallel Detect and Auto-NegotiationAuto-Negotiation and Parallel Detect Networking Silicon Datasheet LED Descriptions Networking Silicon Datasheet Scrambler Bypass Reset and Miscellaneous Test ModesReset LoopbackNumber Code Test Instruction Select Input to Tout Test Instruction CodingGeneral Operating Conditions Electrical Specifications and Timing ParametersDC Characteristics Absolute Maximum RatingsTotal supply current 230 Leakage on analog pins 11.3.3 100BASE-TX Voltage/Current DC CharacteristicsAC Characteristics MII Clock SpecificationsSymbol Parameter Conditions Min Typ Max Units MII Clocks AC Timing MII Timing ParametersRXC tri-stated a Repeater Mode Timing ParametersSquelch Test Timing Parameters Transmit Packet Timing ParametersReceive Packet Timing Parameters Jabber Timing ParametersAuto-Negotiation Fast Link Pulse FLP Timing Parameters 11.4.8 10BASE-T Normal Link Pulse NLP Timing Parameters11.4.11 X1 Clock Specifications Reset Timing ParametersX1 Clock Specifications 11.4.12 100BASE-TX Transmitter AC Specification12.0 82555 Package Information Symbol Description Min Norm Max10.0