www.ti.comRegisters
Table 34. Asynchronous Wait Cycle Configuration Register (AWCCR) Field Descriptions (continued)
Bit | Field | Value | Description |
|
|
|
|
CS2_WAIT | EM_WAIT[5:2] pin map for chip select 2. By default, the EM_WAIT[2] pin is used for chip select 2. | ||
|
| 0 | EM_WAIT[2] pin is used. |
|
| 1h | EM_WAIT[3] pin is used. |
|
| 2h | EM_WAIT[4] pin is used. |
|
| 3h | EM_WAIT[5] pin is used. |
|
|
|
|
Reserved | 0 | Reserved | |
|
|
|
|
MEWC | Maximum extended wait cycles. The EMIF will wait for a maximum of (MEWC + 1) × 16 clock cycles | ||
|
|
| before it stops inserting asynchronous wait cycles and proceeds to the hold period of the access. |
|
|
|
|
SPRUEQ7C | Asynchronous External Memory Interface (EMIF) | 51 |
Submit Documentation Feedback |
|
|
Copyright © 2010, Texas Instruments Incorporated