Cypress CY7C0430CV manual Top Level Logic Block Diagram, Port 1 Operation-control Logic Blocks2

Page 3

CY7C0430BV

CY7C0430CV

counter is loaded with an external address when the port’s Counter Load pin (CNTLD) is asserted LOW. When the port’s Counter Increment pin (CNTINC) is asserted, the address counter will increment on each subsequent LOW-to- HIGH transition of that port’s clock signal. This will read/write one word from/into each successive address location until CNTINC is deasserted. The counter can address the entire switch array and will loop back to the start. Counter Reset (CNTRST) is used to reset the burst counter. A counter-mask register is used to control the counter wrap. The counter and

mask register operations are described in more details in the following sections.

The counter or mask register values can be read back on the bidirectional address lines by activating MKRD or CNTRD, respectively.

The new features included for the QuadPort DSE family include: readback of burst-counter internal address value on address lines, counter-mask registers to control the counter wrap-around, readback of mask register value on address lines, interrupt flags for message passing, BIST, JTAG for boundary scan, and asynchronous Master Reset.

Top Level Logic Block Diagram

Port 1 Operation-control Logic Blocks[2]

 

 

 

 

 

 

 

 

UBP1

 

 

 

 

 

LB

P1

 

Port-1

 

 

 

 

 

 

 

R/WP1

 

 

Control

 

 

 

 

 

 

 

OEP1

 

 

 

Logic

 

 

 

 

 

 

 

CE0P1

 

 

 

 

 

 

 

CE1P1

 

 

 

 

 

 

CLKP1

MRST

TMS

TCK

TDI CLKBIST

Reset

Logic

JTAG Controller

BIST

TDO

I/O0P1- I/O17P1

18

Port 1

 

 

I/O

CLKP1

 

 

 

A0P1–A15P1

 

16

 

Port 1

MKLDP1

 

CNTLDP1

 

Counter/

 

Mask Reg/

CNTINCP1

 

CNTRDP1

 

Address

MKRDP1

 

Decode

CNTRSTP1

 

 

INTP1

 

 

CNTINTP1

 

 

Port 4 Logic Blocks[3]

Port 1

Port 4

 

 

 

 

 

64K × 18 QuadPort DSE Array

 

 

 

Port 2

Port 3

Port 2 Logic Blocks[3]

Port 3 Logic Blocks[3]

Notes:

2.Port 1 Control Logic Block is detailed on page 4.

3.Port 2, Port 3, and Port 4 Logic Blocks are similar to Port 1 Logic Blocks.

Document #: 38-06027 Rev. *B

Page 3 of 37

[+] Feedback

Image 3
Contents Features QuadPort DSE Family ApplicationsCypress Semiconductor Corporation Queue #1 Functional DescriptionProcessor Pre-processed Data Path Processor Processed Data PathPort 1 Operation-control Logic Blocks2 Top Level Logic Block DiagramAddress Readback is independent of CEs Port 1 Operation-Control Logic Block DiagramBall Grid Array BGA Top View Pin ConfigurationPort Description Selection GuidePin Definitions CY7C0430CV UnitCounter Interrupt Flag Output . Flag is asserted LOW Mask Register Readback Input . When asserted LOWCapacitance Electrical Characteristics Over the Operating RangeMaximum Ratings Operating RangeTAP Load Three-State DelayAC Test Load Normal LoadMaximum Frequency Chip Enable Set-up TimeChip Enable Hold Time Output Enable to Data ValidJtag Timing and Switching Waveforms Master Reset10 Switching WaveformsLatency CLKAddress Data OUTRead No Operation Write Bank Select Read 17Read-to-Write-to-Read OE = Address B1Dataout Read-to-Write-to-Read OE Controlled19, 20, 21Read with Address Counter Advance23 Cntld CntincCounter Hold Write with Address Counter Advance 24Address Internal Write External Write withAddress n Counter Reset 21, 26Counter Write Read Reset Address Data Data OUTLoad and Read Address Counter28 Cntrd InternalLoad Read Data with Counter External Address Internal Load Read Mask Register Value Load and Read Mask RegisterMkld Mkrd Mask Internal ValuePort 1 Write to Port 2 Read34, 35 Mailbox Interrupt Timing40, 41, 42, 43 Counter Interrupt 37, 38Operation Mode OperationPort Function Master ResetInterrupts Interrupt Operation ExampleAddress Counter Control Operations Cntrd MkrdCntinc = Cntld = Cntrst = CLK Counter-Mask Register Performing a TAP Reset Disabling the Jtag FeatureTest Access Port TAP-Test Clock TCK Test Mode SelectNon-Debug Mode Go-NoGo Identification ID RegisterTAP Instruction Set P4IO17-9 Debug ModeMbist Control States Boundary Scan Cells BSCEXIT2-IR UPDATE-DR UPDATE-IR TAP Controller State Diagram FSM53Bist TAP Controller JTAG/BIST TAP Controller Block DiagramMUX Mbist Debug Register MDR 391Between TDI and TDO Scan Registers Sizes Register Name Bit SizeInstruction Identification Codes Description Places the bypass register BYR between TDI and TDOMbist Control Register MCR MCR10 Mode CLKP3 Boundary Scan Order Cell # Signal Name Bump Ball IDCE0 CLKP4CLKP2 Ordering Information Lead Pbga 27 x 27 x 2.33 mm BG272 Package DiagramFSG Issue Orig. Description of Change DateDocument History SZV