Analog Devices AD9912 specifications PIN Configuration and Function Descriptions

Page 8

AD9912

PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

DVDD_I/O 1 DVSS 2 DVDD 3 DVSS 4 DVDD 5 DVSS 6 DVDD 7 DVSS 8

S1 9

S2 10 AVDD 11 NC 12 NC 13 AVDD3 14 NC 15 NC 16

SCLK SDIO SDO CSB IO UPDATE RESET PWRDOWN DVSS DVSS S4 S3 AVDD AVSS DAC OUTB DAC OUT AVDD3

 

64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

48 DAC_RSET

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

PIN 1

 

 

 

 

 

 

 

INDICATOR

 

 

 

47 AVDD3

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

46

AVDD3

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

45

AVDD

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

44

AVDD

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

43

AVSS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

AD9912

 

 

 

42

AVDD

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

41

FDBK_IN

 

 

 

 

 

 

TOP VIEW

 

 

 

 

 

 

 

 

 

 

 

 

40

FDBK_INB

 

 

 

 

 

(Not to Scale)

 

 

 

 

 

 

 

 

 

 

 

39

AVSS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

38

OUT_CMOS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

37

AVDD3

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

36

AVDD

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

35

OUT

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

34

OUTB

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

33

AVSS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

NC 17 NC 18 AVDD 19 NC 20 NC 21 NC 22 AVDD 23 AVDD 24 AVDD 25 AVDD 26 SYSCLK 27 SYSCLKB 28 AVDD 29 AVDD 30 LOOP FILTER 31

CLKMODESEL 32

 

NOTES

1.NC = NO CONNECT.

2.THE EXPOSED PAD MUST BE CONNECTED TO GROUND FOR PROPER OPERATION.

Figure 2. Pin Configuration

06763-002

Table 5. Pin Function Descriptions

 

Input/

 

 

 

Pin No.

Output

Pin Type

Mnemonic

Description

1

I

Power

DVDD_I/O

I/O Digital Supply.

2, 4, 6, 8

I

Power

DVSS

Digital Ground. Connect to ground.

3, 5, 7

I

Power

DVDD

Digital Supply.

9, 10, 54, 55

I/O

3.3 V CMOS

S1, S2, S3, S4

Start-Up Configuration Pins. These pins are configured under program

 

 

 

 

control and do not have internal pull-up/pull-down resistors.

11, 19, 23 to 26,

I

Power

AVDD

Analog Supply. Connect to a nominal 1.8 V supply.

29, 30, 36, 42, 44,

 

 

 

 

45, 53

 

 

 

 

12, 13, 15, 16, 17,

 

 

NC

No Connect. These unused pins can be left unconnected.

18, 20, 21, 22

 

 

 

 

14, 46, 47, 49

I

Power

AVDD3

Analog Supply. Connect to a nominal 3.3 V supply.

27

I

Differential

SYSCLK

System Clock Input. The system clock input has internal dc biasing and

 

 

input

 

should always be ac-coupled, except when using a crystal. Single-ended

 

 

 

 

1.8 V CMOS can also be used, but it may introduce a spur caused by an input

 

 

 

 

duty cycle that is not 50%. When using a crystal, tie the CLKMODESEL pin

 

 

 

 

to AVSS, and connect crystal directly to this pin and Pin 28.

28

I

Differential

SYSCLKB

Complementary System Clock. Complementary signal to the input

 

 

input

 

provided on Pin 27. Use a 0.01 μF capacitor to ground on this pin if the

 

 

 

 

signal provided on Pin 27 is single-ended.

31

O

 

LOOP_FILTER

System Clock Multiplier Loop Filter. When using the frequency multiplier to

 

 

 

 

drive the system clock, an external loop filter must be constructed and

 

 

 

 

attached to this pin. This pin should be pulled down to ground with 1 kΩ

 

 

 

 

resistor when the system clock PLL is bypassed. See Figure 46 for a diagram

 

 

 

 

of the system clock PLL loop filter.

Rev. D Page 8 of 40

Image 8
Contents Features Basic Block DiagramApplications General DescriptionTable of Contents Parameter Min Typ Max Unit Test Conditions/Comments SpecificationsDC Specifications Clock Output Drivers Total Power DissipationSystem Clock Input AC Specifications Parameter Min Typ Max Unit Test Conditions/CommentsAvss − Absolute Maximum Ratings Thermal ResistanceESD Caution Parameter RatingPIN Configuration and Function Descriptions Input Pin No Output Pin Type Mnemonic DescriptionReset IoupdateGND Avss OutbTypical Performance Characteristics Video BWAbsolute Phase Noise Using Hstl Driver DDS Run at 200 Msps for 10 MHz Plot Absolute Phase Noise of Unfiltered DAC Output, fOUT = 63 MHz Cmos Output Driver Waveform @ 3.3 INPUT/OUTPUT Termination Recommendations Direct Digital Synthesizer DDS Theory of OperationOverview DIGITAL-TO-ANALOG DAC Output Reconstruction FilterSolving this equation for FTW yields 1024 Fdbkin Inputs DAC Spectrum vs. Reconstruction Filter ResponseSysclk PLL Doubler Sysclk InputsFunctional Description Sysclk PLL Multiplier Sysclk PLL multiplier has a 1 GHz VCO at its coreDetail of Sysclk Differential Inputs External Loop Filter Sysclk PLLOutput Clock Drivers and 2× Frequency Multiplier Harmonic Spur ReductionSpur Reduction Circuit Diagram Thermal Performance Thermal ParametersDefault Output Frequency on POWER-UP POWER-UPPOWER-ON Reset Power Supply Partitioning SuppliesOperation of Serial Control Port Serial Control PortSerial Control Port PIN Descriptions MSB/LSB First Transfers Instruction Word 16 BitsRead Operations are changed to LSB first orderSerial Control Port, 16-Bit Instruction Word, MSB First I15 I14 I13 I12 I11 I10 A12 A11 A10Parameter Description Register MAP PLLHSR-A Register 0x0000-Serial Port Configuration Register 0x0010-Power-Down and EnablePower-up default is defined by the start-up pins Register DescriptionsRegister 0x0011-Reserved Register 0x0012-Reset Autoclearing Register 0x0013-Reset Not AutoclearingRegister 0x0020-N-Divider Register 0x0021-Reserved Register 0x0022-PLL ParametersRegister 0x01A7-FTW0 Frequency Tuning Word Register 0x01A8-FTW0 Frequency Tuning WordRegister 0x0105-S-Divider Register 0x0106-S-DividerRegister 0x01A9-FTW0 Frequency Tuning Word Register 0x01AA-FTW0 Frequency Tuning WordRegister 0x01AB-FTW0 Frequency Tuning Word Register 0x01AC-PhaseRegister 0x0200-HSTL Driver Register 0x0201-CMOS DriverRegister 0x040C-DAC Full-Scale Current Register 0x040D to Register 0x0410-ReservedRegister 0x0503-Spur a Register 0x0504-Spur aRegister 0x0505-Spur B Register 0x0506-Spur BOutline Dimensions Model Temperature Range Package Description Package Option Ordering GuideAD9912BCPZ1 AD9912BCPZ-REEL71Rev. D Page 40