Texas Instruments TMS320DM36X manual Transmit Interrupt Mask Set Register Txintmaskset, TX7MASK

Models: TMS320DM36X

1 134
Download 134 pages 23.68 Kb
Page 92
Image 92

Ethernet Media Access Controller (EMAC) Registers

www.ti.com

5.9Transmit Interrupt Mask Set Register (TXINTMASKSET)

The transmit interrupt mask set register (TXINTMASKSET) is shown in Figure 48 and described in Table 46.

 

Figure 48. Transmit Interrupt Mask Set Register (TXINTMASKSET)

 

31

 

 

 

 

 

 

 

16

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R-0

 

 

 

15

 

 

 

 

 

 

 

8

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R-0

 

 

 

7

6

5

4

3

2

1

0

 

 

 

 

 

 

 

 

 

TX7MASK

TX6MASK

TX5MASK

TX4MASK

 

TX3MASK

TX2MASK

TX1MASK

TX0MASK

 

 

 

 

 

 

 

 

 

R/W1S-0

R/W1S-0

R/W1S-0

R/W1S-0

 

R/W1S-0

R/W1S-0

R/W1S-0

R/W1S-0

LEGEND: R = Read only; R/W = Read/Write; W1S = Write 1 to set, write of 0 has no effect; -n= value after reset

Table 46. Transmit Interrupt Mask Set Register (TXINTMASKSET) Field Descriptions

Bit

Field

Value

Description

 

 

 

 

31-8

Reserved

0

Reserved

 

 

 

 

7

TX7MASK

0-1

Transmit channel 7 interrupt mask set bit. Write 1 to enable interrupt, a write of 0 has no effect.

 

 

 

 

6

TX6MASK

0-1

Transmit channel 6 interrupt mask set bit. Write 1 to enable interrupt, a write of 0 has no effect.

 

 

 

 

5

TX5MASK

0-1

Transmit channel 5 interrupt mask set bit. Write 1 to enable interrupt, a write of 0 has no effect.

 

 

 

 

4

TX4MASK

0-1

Transmit channel 4 interrupt mask set bit. Write 1 to enable interrupt, a write of 0 has no effect.

 

 

 

 

3

TX3MASK

0-1

Transmit channel 3 interrupt mask set bit. Write 1 to enable interrupt, a write of 0 has no effect.

 

 

 

 

2

TX2MASK

0-1

Transmit channel 2 interrupt mask set bit. Write 1 to enable interrupt, a write of 0 has no effect.

 

 

 

 

1

TX1MASK

0-1

Transmit channel 1 interrupt mask set bit. Write 1 to enable interrupt, a write of 0 has no effect.

 

 

 

 

0

TX0MASK

0-1

Transmit channel 0 interrupt mask set bit. Write 1 to enable interrupt, a write of 0 has no effect.

 

 

 

 

92 Ethernet Media Access Controller (EMAC)/Management Data Input/Output SPRUFI5B –March 2009 –Revised December 2010

(MDIO)

Submit Documentation Feedback

 

© 2009–2010, Texas Instruments Incorporated

Page 92
Image 92
Texas Instruments TMS320DM36X manual Transmit Interrupt Mask Set Register Txintmaskset, TX7MASK