Texas Instruments TMS320DM36X manual Appendix a, Appendix B

Models: TMS320DM36X

1 134
Download 134 pages 23.68 Kb
Page 5
Image 5

www.ti.com

 

 

5.35

MAC Source Address Low Bytes Register (MACSRCADDRLO)

115

5.36

MAC Source Address High Bytes Register (MACSRCADDRHI)

115

5.37

MAC Hash Address Register 1 (MACHASH1)

116

5.38

MAC Hash Address Register 2 (MACHASH2)

116

5.39

Back Off Test Register (BOFFTEST)

117

5.40

Transmit Pacing Algorithm Test Register (TPACETEST)

117

5.41

Receive Pause Timer Register (RXPAUSE)

118

5.42

Transmit Pause Timer Register (TXPAUSE)

118

5.43

MAC Address Low Bytes Register (MACADDRLO)

119

5.44

MAC Address High Bytes Register (MACADDRHI)

120

5.45

MAC Index Register (MACINDEX)

120

5.46

Transmit Channel 0-7 DMA Head Descriptor Pointer Register (TXnHDP)

121

5.47

Receive Channel 0-7 DMA Head Descriptor Pointer Register (RXnHDP)

121

5.48

Transmit Channel 0-7 Completion Pointer Register (TXnCP)

122

5.49

Receive Channel 0-7 Completion Pointer Register (RXnCP)

122

5.50

Network Statistics Registers

123

Appendix A

Glossary

131

Appendix B

Revision History

133

SPRUFI5B –March 2009 –Revised December 2010

Contents

5

Submit Documentation Feedback

 

 

© 2009–2010, Texas Instruments Incorporated

Page 5
Image 5
Texas Instruments TMS320DM36X manual Appendix a, Appendix B