www.ti.com

Ethernet Media Access Controller (EMAC) Registers

5.10 Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR)

The transmit interrupt mask clear register (TXINTMASKCLEAR) is shown in Figure 49 and described in Table 47.

 

Figure 49. Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR)

 

31

 

 

 

 

 

 

 

16

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R-0

 

 

 

15

 

 

 

 

 

 

 

8

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R-0

 

 

 

7

6

5

4

3

2

1

0

 

 

 

 

 

 

 

 

 

TX7MASK

TX6MASK

TX5MASK

TX4MASK

 

TX3MASK

TX2MASK

TX1MASK

TX0MASK

 

 

 

 

 

 

 

 

 

R/W1C-0

R/W1C-0

R/W1C-0

R/W1C-0

 

R/W1C-0

R/W1C-0

R/W1C-0

R/W1C-0

LEGEND: R = Read only; R/W = Read/Write; W1C = Write 1 to clear, write of 0 has no effect; -n= value after reset

Table 47. Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR) Field Descriptions

Bit

Field

Value

Description

 

 

 

 

31-8

Reserved

0

Reserved

 

 

 

 

7

TX7MASK

0-1

Transmit channel 7 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.

 

 

 

 

6

TX6MASK

0-1

Transmit channel 6 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.

 

 

 

 

5

TX5MASK

0-1

Transmit channel 5 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.

 

 

 

 

4

TX4MASK

0-1

Transmit channel 4 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.

 

 

 

 

3

TX3MASK

0-1

Transmit channel 3 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.

 

 

 

 

2

TX2MASK

0-1

Transmit channel 2 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.

 

 

 

 

1

TX1MASK

0-1

Transmit channel 1 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.

 

 

 

 

0

TX0MASK

0-1

Transmit channel 0 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.

 

 

 

 

SPRUFI5B –March 2009 –Revised December 2010 Ethernet Media Access Controller (EMAC)/Management Data Input/Output 93

Submit Documentation Feedback

(MDIO)

 

© 2009–2010, Texas Instruments Incorporated

Page 93
Image 93
Texas Instruments TMS320DM36X manual Transmit Interrupt Mask Clear Register Txintmaskclear