Cypress
CY8CNP102E, CY8CNP102B
manual
Logic Block Diagram
DC Electrical Characteristics
Logic Block Diagram
Data Hold Time Data Setup Time
Operating Temperature
Power Up Recall Duration
Features
Switching Waveforms
Using factory trim values
MHz Normal Strong Mode TRiseF
Page 2
PRELIMINARY
CY8CNP102B, CY8CNP102E
Logic Block Diagram
Document #:
001-43991
Rev. *D
Page 2 of 38
[+] Feedback
Page 1
Page 3
Image 2
Page 1
Page 3
Contents
Features
Overview
Logic Block Diagram
ENW
Pinouts
Gpio
NVA2
NVW
NVA1
ENA1
NvSRAM Data Memory
PSoC NV Functional Overview
PSoC NV Core
NvSRAM Operation
Additional System Resources
Programmable Digital System
Programmable Analog System
Esigner
Development Tools
PSoC Designer Software Subsystems
User Module and Source Code Development Flows
Designing with User Modules
Hardware Tools
Microhenry Picosecond Microsecond
Cypress nvSRAM user Module
Parts per million
Samples per second
Absolute Maximum Ratings
Operating Temperature
3V Operation
ESD
DC Electrical Characteristics
Cmrroa
Psrroa
Psrr OB
Agnd = BandGap1 Agnd = 1.6 x BandGap1
DC Analog Reference Specifications
Capacitor Unit Value Switch Cap
Resistor Unit Value Continuous Time
PORLEV10 = 00b Ppor Hysteresis
Vdd Value for Ppor Trip positive ramp
PORLEV10 = 00b Vdd Value for Ppor Trip negative ramp
PORLEV10 = 00b
Driving internal pull
Supply Current During Programming or Verify
Input Low Voltage During Programming or Verify
During Programming or Verify Down resistor
AC Electrical Characteristics
DC24M
Store Cycle Duration 12.5
Power Up Recall Duration
Gpio Operating Frequency 12.3 MHz Normal Strong Mode TRiseS
Low Voltage Trigger Level
Bwoa
Spis
Crcprs
Spim
Bwob
Setup Time for a Repeated Start Condition
Data Set up Time to Falling Edge of Sclk
Data Out Delay from Falling Edge of Sclk 0V ≤ Vcc ≤
Data Hold Time Data Setup Time
5V Operation
Combined IOH budget
Capacitive Load on Pins as Input Pin dependent. Temp = 25oC
High Output Level Vcc
Input Low Level 75 to
Low power comparator LPC reference voltage range Vcc
Input Leakage Current Port 0 Analog Pins
Gross tested to 1 μA Input Capacitance Port 0 Analog Pins
Average Input Offset Voltage Drift
Psrrob
VM20 = 011b
PORLEV10 = 10b Vdd Value for Ppor Trip negative ramp
PORLEV10 = 10b Ppor Hysteresis
VM20 = 100b
Block
Output Low Voltage During Programming or
Verify
See on
Using factory trim values
MHz Trimmed for 5V operation
Internal Main Oscillator Frequency for 6 MHz
Vcc = 4.75V to
MHz Normal Strong Mode TRiseF
Gpio Operating Frequency
TFallF
Maximum Frequency 49.2 MHz 75V ≤ Vcc ≤
Sions Transmitter Maximum Input Clock Frequency 24.6 MHz
Maximum Input Clock Frequency 24.6 MHz 75V ≤ Vcc ≤ CRC Mode
MHz due to 2 Over clocking
Vcc ≥ 4.75V, 2 Stop Bits MHz due to 8 Over clocking 49.2
Data Out Delay from Falling Edge of Sclk 75V ≤ Vcc ≤
Switching Waveforms
A b l e
External Crystal Oscillator Startup Timing Diagram
L e c t
CY8CNP102B-AXI
Part Numbering Nomenclature
Ordering Information
CY8CNP102E-AXI
Tqfp
Package Diagrams
Thermal Impedance
81 oC/W
GVCH/PYRS
Document History
Pyrs
USB
Sales, Solutions, and Legal Information
Worldwide Sales and Design Support Products PSoC Solutions
Related pages
All Diagram page
DJ18 Rear Panel Diagram for Numark Industries DJ-18
RJ-45 Pin Out Diagram for Channel Vision 6210
Wiring Diagram for Regency G36D-NG NATURAL GAS
Diagrams for Lincoln Electric 250
63ADAM-4060 Form a Relay Output Wiring Diagram for Advantech ADAM 4000
Wiring Diagram GPC1424-60H41AA for Goodman Mfg GPC14H
Dimension Diagram for 3M S50C
Diagramme a Correct for Pioneer PRS-D1000M
Diagram 1 High Level Connection for Mirage Loudspeakers PS-8
Wiring Diagram for Cres Cor 1000-CH-AL-SPLIT
How do I reset my
Motorola DCT 700
?
Top
Page
Image
Contents