Detailed Description
Mode DIP Switch SW1 (Active-High)
DIP switch SW1 sets the FPGA mode as shown in Figure
FPGA_M0_CMP_MISO | 1 |
|
| ||
FPGA_M1 | 2 |
|
|
|
|
VCC2V5
1/16W 2 1/16W 2
5% | 5% |
200 | 200 |
R138 1 R139 1
4
3
|
|
| SW1 |
1 | R8 | 1 | R9 |
| 1.0K |
| 1.0K |
| 5% |
| 5% |
2 | 1/10W | 2 | 1/10W |
UG526_24 _092409
Figure 1-24: FPGA Mode DIP Switch SW1
References
For more information, refer to the
SP605 Hardware User Guide | www.xilinx.com | 49 |
UG526 (v1.1.1) February 1, 2010