Xilinx ML605 UCD9240PFC, Vccintfpga, Vccaux, UCD7230RGWR, Mgtavcc, Mgtavtt, VCC1V5, VCC3V3, VCC5

Page 67

Detailed Description

Table 1-31:Onboard Power System Devices

Device Type

Reference

Description

Power Rail

Power Rail

Schematic

Designator

Net Name

Voltage

Page

 

 

 

 

 

 

 

 

UCD9240PFC

U24

PMBus Controller - Core (Addr = 52)

 

 

35

 

 

 

 

 

 

PTD08A020W

U42

20A 0.6V - 3.6V Adj. Switching Regulator

VCCINT_FPGA

1.00V

36

 

 

 

 

 

 

PTD08A020W

U43

20A 0.6V - 3.6V Adj. Switching Regulator

VCC2V5_FPGA

2.50V

37

 

 

 

 

 

 

PTD08A010W

U91

10A 0.6V - 3.6V Adj. Switching Regulator

VCCAUX

2.50V

38

 

 

 

 

 

 

 

 

 

 

 

 

UCD9240PFC

U25

PMBus Controller - Aux (Addr = 53)

 

 

40

 

 

 

 

 

 

UCD7230RGWR

U35

6A 0.6V - 3.6V Adj. Switching Regulator

MGT_AVCC

1.00V

41

 

 

 

 

 

 

UCD7230RGWR

U36

6A 0.6V - 3.6V Adj. Switching Regulator

MGT_AVTT

1.20V

42

 

 

 

 

 

 

PTD08A010W

U20

10A 0.6V - 3.6V Adj. Switching Regulator

VCC_1V5

1.50V

43

 

 

 

 

 

 

PTD08A010W

U21

10A 0.6V - 3.6V Adj. Switching Regulator

VCC_3V3

3.30V

44

 

 

 

 

 

 

 

 

 

 

 

 

TPS79518DCQR

U79

500mA Fixed Linear Regulator

VCC_1V8

1.80V

45

 

 

 

 

 

 

TPS512300DRCT

U17

3A DDR3 VTERM Tracking Linear

VTTDDR

0.75V

45

 

 

Regulator

 

 

 

 

 

 

 

 

 

TPS512300DRCT

U17

10mA Tracking Reference output

VTTVREF

0.75V

45

 

 

 

 

 

 

TL1963

U8

1.5A Fixed Linear Regulator

VCC5

5.00V

35

 

 

 

 

 

 

Voltage and current monitoring and control are available for selected power rails through Texas Instruments’ Fusion Digital Power™ graphical user interface (GUI). Both onboard TI power controllers are wired to the same PMBus. The PMBus connector, J3, is provided for use with the TI USB Interface Adapter PMBus pod and associated TI GUI.

References

For more detailed information about this technology and the various power management controllers and regulator modules offered by Texas Instruments, visit http://www.ti.com/ww/en/analog/digital-power/index.html.

ML605 Hardware User Guide

www.xilinx.com

67

UG534 (v1.2.1) January 21, 2010

 

 

Image 67
Contents UG534 v1.2.1 January 21, 2010 optional ML605 Hardware User GuideDate Version Revision Revision HistoryTable of Contents ML605 Hardware User Guide About This Guide Preface About This Guide Additional Support ResourcesAdditional Information ML605 Evaluation BoardIIC Eeprom 1 KB FeaturesML605 Evaluation Board SMAFpga Init Fpga Done Overview1ML605 High-Level Block Diagram Block DiagramDDR3 Sodimm ML605 FeaturesFeature Detailed DescriptionSgmii ML605 Evaluation Board ML605 Features Cont’dWDW6TP Virtex-6 XC6VLX240T-1FFG1156 Fpga Configuration3Voltage Rails U1 Fpga Bank 2Virtex-6 Fpga Configuration Modes M20Voltage Rails Cclk Direction4DDR3 Sodimm Connections MB DDR3 Memory SodimmDetailed Description 3Voltage Rails Cont’d U1 Fpga Bank VCC1V5FPGADDR3A9 ML605 Evaluation Board 4DDR3 Sodimm Connections Cont’dDDR3D30 DQ30 DDR3DM0 See the Micron Technology, Inc. for more information Ref MB Linear BPI Flash Mb Platform Flash XLML605 Flash Boot Options FLASHD3 DQ3 FLASHD0 DQ0FLASHD1 DQ1 FLASHD2 DQ2Fpga Design Considerations for the Configuration Flash System ACE CF and CompactFlash Connector 6System ACE CF Connections U1 Fpga Pin Schematic Net Name USB Jtag Oscillator Differential Clock GenerationOscillator Socket Single-Ended 7ML605 Oscillator Socket Pin 1 Location Identifiers 8ML605 Oscillator Pin 1 Location Identifiers SMA Connectors DifferentialSmarefclkn SMA PinSmarefclkp ICS Multi-Gigabit Transceivers GTX MGTs12PCIe Lane Size Select Jumper J42 PCI Express Endpoint Connectivity8PCIe Edge Connector Connections GTXE1X0Y6 AA3 PCIERX7PAA4 PCIERX7N PCIE100MMGT0PSFP Module Connector Bit2 Bit1 Bit0 11PHY Default Interface Mode Jumper Settings J66 J67 J6812Board Connections for PHY Configuration Pins 11 /100/1000 Tri-Speed Ethernet PHYU80 M88E1111 12Board Connections for PHY Configuration Pins Cont’dSgmii GTX Transceiver Clock Generation 13Ethernet PHYConnections U1 Fpga PinRXD5 PHYRXD4RXD4 PHYRXD5Vbus USB-to-UART BridgeGround 16USB Controller Connections USB ControllerU81 USB Controller 17DVI Controller Connections DVI CodecU38 Chrontel CH7301C IIC Bus 14IIC Bus Topology Iicsdamain SDA Kb NV MemoryIicsclmain SCL Status LEDs Designator Signal Name Color Label Description16Ethernet PHY Status LEDs Ethernet PHY Status LEDsFpgainitb User I/OFpga Init and Done LEDs Controlled LEDUser LEDs 18User LEDs and Gpio Connector, Directional LEDsDetailed Description 21User LED Connections Fpga U1 Pin User Pushbutton SwitchesGpio J62 Pin Controlled LED Switch Pin User DIP SwitchUsersmagpion User SMA GpioUsersmagpiop J41 Pin LCD Display 16 Character x 2 LinesPower On/Off Slide Switch SW2 SwitchesFpgaprogb Pushbutton SW4 Active-Low Sysaceresetb Pushbutton SW3 Active-Low26System ACE CF CompactFlash Image Select DIP Switch S1 System ACE CF CompactFlash Image Select DIP Switch S1M20 Bus Width 26ML605 Configuration ModesMaster BPI Vita 57.1 FMC HPC ConnectorHPC Pin 28VITA 57.1 FMC HPC Connections28VITA 57.1 FMC HPC Connections Cont’d FMCHPCHB08N FMCHPCHB09NFMCHPCHB08P FMCHPCHB13PDetailed Description 28VITA 57.1 FMC HPC Connections Cont’d VREFBM2C VadjVIOBM2C Vadj VREFAM2C VadjVita 57.1 FMC LPC Connector LPC Pin 30VITA 57.1 FMC LPC ConnectionsAC Adapter and Input Power Jack/Switch Power ManagementDetailed Description 30VITA 57.1 FMC LPC Connections Cont’d 28ML605 Onboard Power Regulators Onboard Power RegulationUCD7230RGWR UCD9240PFCVccintfpga Vccaux29System Monitor External Reference System MonitorSystem Monitor Header J35 12V Supply Monitor Fan Controller Bank Configuration Options Configuration OptionsML605 Evaluation Board Function/Type Default Table A-1Default Switch SettingsGmii Vita 57.1 FMC LPC J63 and HPC J64 Connector Pinout Figure B-2FMC HPC Connector Pinout ML605 Master UCF NET DDR3D9 Appendix C ML605 Master UCFNET DDR3DQS0P NET FLASHA21 ML605 Hardware User Guide UG534 v1.2.1 January 21 NET FMCHPCHB03P NET FMCHPCLA16N NET FMCLPCPRSNTM2CL NET Iicsdadvi NET PCIERX2N NET Pmbusdatals NET Sfplos NET Sfprxn NET Sfprxp NET USBD6LS References Appendix D References