Xilinx ML605 manual DDR3D30 DQ30

Page 17

 

 

 

 

 

 

Detailed Description

 

 

 

 

 

 

 

 

 

 

 

 

Table 1-4:DDR3 SODIMM Connections (Cont’d)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

U1 FPGA Pin

Schematic Net Name

J1 SODIMM

 

 

 

 

 

 

 

 

 

 

 

 

 

Pin Number

 

Pin Name

 

 

 

 

 

 

 

 

 

 

 

 

 

G12

DDR3_D20

40

 

DQ20

 

 

 

 

 

 

 

 

 

 

 

 

 

G13

DDR3_D21

42

 

DQ21

 

 

 

 

 

 

 

 

 

 

 

 

 

F14

DDR3_D22

50

 

DQ22

 

 

 

 

 

 

 

 

 

 

 

 

 

H14

DDR3_D23

52

 

DQ23

 

 

 

 

 

 

 

 

 

 

 

 

 

C19

DDR3_D24

57

 

DQ24

 

 

 

 

 

 

 

 

 

 

 

 

 

G20

DDR3_D25

59

 

DQ25

 

 

 

 

 

 

 

 

 

 

 

 

 

E19

DDR3_D26

67

 

DQ26

 

 

 

 

 

 

 

 

 

 

 

 

 

F20

DDR3_D27

69

 

DQ27

 

 

 

 

 

 

 

 

 

 

 

 

 

A20

DDR3_D28

56

 

DQ28

 

 

 

 

 

 

 

 

 

 

 

 

 

A21

DDR3_D29

58

 

DQ29

 

 

 

 

 

 

 

 

 

 

 

 

 

E22

DDR3_D30

68

 

DQ30

 

 

 

 

 

 

 

 

 

 

 

 

 

E23

DDR3_D31

70

 

DQ31

 

 

 

 

 

 

 

 

 

 

 

 

 

G21

DDR3_D32

129

 

DQ32

 

 

 

 

 

 

 

 

 

 

 

 

 

B21

DDR3_D33

131

 

DQ33

 

 

 

 

 

 

 

 

 

 

 

 

 

A23

DDR3_D34

141

 

DQ34

 

 

 

 

 

 

 

 

 

 

 

 

 

A24

DDR3_D35

143

 

DQ35

 

 

 

 

 

 

 

 

 

 

 

 

 

C20

DDR3_D36

130

 

DQ36

 

 

 

 

 

 

 

 

 

 

 

 

 

D20

DDR3_D37

132

 

DQ37

 

 

 

 

 

 

 

 

 

 

 

 

 

J20

DDR3_D38

140

 

DQ38

 

 

 

 

 

 

 

 

 

 

 

 

 

G22

DDR3_D39

142

 

DQ39

 

 

 

 

 

 

 

 

 

 

 

 

 

D26

DDR3_D40

147

 

DQ40

 

 

 

 

 

 

 

 

 

 

 

 

 

F26

DDR3_D41

149

 

DQ41

 

 

 

 

 

 

 

 

 

 

 

 

 

B26

DDR3_D42

157

 

DQ42

 

 

 

 

 

 

 

 

 

 

 

 

 

E26

DDR3_D43

159

 

DQ43

 

 

 

 

 

 

 

 

 

 

 

 

 

C24

DDR3_D44

146

 

DQ44

 

 

 

 

 

 

 

 

 

 

 

 

 

D25

DDR3_D45

148

 

DQ45

 

 

 

 

 

 

 

 

 

 

 

 

 

D27

DDR3_D46

158

 

DQ46

 

 

 

 

 

 

 

 

 

 

 

 

 

C25

DDR3_D47

160

 

DQ47

 

 

 

 

 

 

 

 

 

 

 

 

 

C27

DDR3_D48

163

 

DQ48

 

 

 

 

 

 

 

 

 

 

 

 

 

B28

DDR3_D49

165

 

DQ49

 

 

 

 

 

 

 

 

 

 

 

 

 

D29

DDR3_D50

175

 

DQ50

 

 

 

 

 

 

 

 

 

 

 

 

 

B27

DDR3_D51

177

 

DQ51

 

 

 

 

 

 

 

 

 

 

 

 

 

G27

DDR3_D52

164

 

DQ52

 

 

 

 

 

 

 

 

 

 

 

 

 

A28

DDR3_D53

166

 

DQ53

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

ML605 Hardware User Guide

www.xilinx.com

 

17

UG534 (v1.2.1) January 21, 2010

 

 

 

 

 

Image 17
Contents UG534 v1.2.1 January 21, 2010 optional ML605 Hardware User GuideDate Version Revision Revision HistoryTable of Contents ML605 Hardware User Guide About This Guide Preface About This Guide Additional Support ResourcesAdditional Information ML605 Evaluation BoardML605 Evaluation Board FeaturesSMA IIC Eeprom 1 KBFpga Init Fpga Done Overview1ML605 High-Level Block Diagram Block DiagramFeature ML605 FeaturesDetailed Description DDR3 SodimmWDW6TP ML605 Evaluation Board ML605 Features Cont’dSgmii Virtex-6 XC6VLX240T-1FFG1156 Fpga Configuration Voltage Rails 2Virtex-6 Fpga Configuration Modes M20 Cclk Direction 3Voltage Rails U1 Fpga BankDetailed Description 3Voltage Rails Cont’d U1 Fpga Bank MB DDR3 Memory SodimmVCC1V5FPGA 4DDR3 Sodimm ConnectionsDDR3A9 ML605 Evaluation Board 4DDR3 Sodimm Connections Cont’dDDR3D30 DQ30 DDR3DM0 See the Micron Technology, Inc. for more information Ref MB Linear BPI Flash Mb Platform Flash XLML605 Flash Boot Options FLASHD1 DQ1 FLASHD0 DQ0FLASHD2 DQ2 FLASHD3 DQ3Fpga Design Considerations for the Configuration Flash System ACE CF and CompactFlash Connector 6System ACE CF Connections U1 Fpga Pin Schematic Net Name USB Jtag Oscillator Socket Single-Ended Clock GenerationOscillator Differential 7ML605 Oscillator Socket Pin 1 Location Identifiers 8ML605 Oscillator Pin 1 Location Identifiers SMA Connectors DifferentialSmarefclkp SMA PinSmarefclkn ICS Multi-Gigabit Transceivers GTX MGTs12PCIe Lane Size Select Jumper J42 PCI Express Endpoint Connectivity8PCIe Edge Connector Connections AA4 PCIERX7N AA3 PCIERX7PPCIE100MMGT0P GTXE1X0Y6SFP Module Connector 12Board Connections for PHY Configuration Pins 11PHY Default Interface Mode Jumper Settings J66 J67 J6811 /100/1000 Tri-Speed Ethernet PHY Bit2 Bit1 Bit0Sgmii GTX Transceiver Clock Generation 12Board Connections for PHY Configuration Pins Cont’d13Ethernet PHYConnections U1 Fpga Pin U80 M88E1111RXD4 PHYRXD4PHYRXD5 RXD5Ground USB-to-UART BridgeVbus U81 USB Controller USB Controller16USB Controller Connections U38 Chrontel CH7301C DVI Codec17DVI Controller Connections IIC Bus 14IIC Bus Topology Iicsclmain SCL Kb NV MemoryIicsdamain SDA Status LEDs Designator Signal Name Color Label Description16Ethernet PHY Status LEDs Ethernet PHY Status LEDsFpga Init and Done LEDs User I/OControlled LED FpgainitbUser LEDs 18User LEDs and Gpio Connector, Directional LEDsGpio J62 Pin Controlled LED User Pushbutton SwitchesDetailed Description 21User LED Connections Fpga U1 Pin Switch Pin User DIP SwitchUsersmagpiop User SMA GpioUsersmagpion J41 Pin LCD Display 16 Character x 2 LinesPower On/Off Slide Switch SW2 SwitchesFpgaprogb Pushbutton SW4 Active-Low Sysaceresetb Pushbutton SW3 Active-Low26System ACE CF CompactFlash Image Select DIP Switch S1 System ACE CF CompactFlash Image Select DIP Switch S1M20 Bus Width 26ML605 Configuration ModesMaster BPI Vita 57.1 FMC HPC ConnectorHPC Pin 28VITA 57.1 FMC HPC Connections28VITA 57.1 FMC HPC Connections Cont’d FMCHPCHB08P FMCHPCHB09NFMCHPCHB13P FMCHPCHB08NDetailed Description 28VITA 57.1 FMC HPC Connections Cont’d VIOBM2C Vadj VadjVREFAM2C Vadj VREFBM2CVita 57.1 FMC LPC Connector LPC Pin 30VITA 57.1 FMC LPC ConnectionsDetailed Description 30VITA 57.1 FMC LPC Connections Cont’d Power ManagementAC Adapter and Input Power Jack/Switch 28ML605 Onboard Power Regulators Onboard Power RegulationVccintfpga UCD9240PFCVccaux UCD7230RGWR29System Monitor External Reference System MonitorSystem Monitor Header J35 12V Supply Monitor Fan Controller Bank Configuration Options Configuration OptionsML605 Evaluation Board Function/Type Default Table A-1Default Switch SettingsGmii Vita 57.1 FMC LPC J63 and HPC J64 Connector Pinout Figure B-2FMC HPC Connector Pinout ML605 Master UCF NET DDR3D9 Appendix C ML605 Master UCFNET DDR3DQS0P NET FLASHA21 ML605 Hardware User Guide UG534 v1.2.1 January 21 NET FMCHPCHB03P NET FMCHPCLA16N NET FMCLPCPRSNTM2CL NET Iicsdadvi NET PCIERX2N NET Pmbusdatals NET Sfplos NET Sfprxn NET Sfprxp NET USBD6LS References Appendix D References