Texas Instruments 3138 155 232931 AGCTST0 0x24 AGC Test Register, AGCTST1 0x25 AGC Test Register

Page 76

 

 

 

 

CC2420

AGCTST0 (0x24) - AGC Test Register 0

 

 

 

 

 

 

 

Bit

Field Name

Reset

R/W

Description

15:12

LNAMIX_HYST[3:0]

3

R/W

Hysteresis on the switching between different RF front-end

 

 

 

 

gain modes, defined in 2 dB steps

11:6

LNAMIX_THR_H[5:0]

25

R/W

Threshold for switching between medium and high RF front-

 

 

 

 

end gain mode, defined in 2 dB steps

5:0

LNAMIX_THR_L[5:0]

9

R/W

Threshold for switching between low and medium RF front-end

 

 

 

 

gain mode, defined in 2 dB steps

AGCTST1 (0x25) - AGC Test Register 1

 

 

 

 

 

 

 

Bit

Field Name

Reset

R/W

Description

15

-

0

W0

Reserved, write as 0

14

AGC_BLANK_MODE

0

R/W

Set the VGA blanking mode when switching out a gain stage

 

 

 

 

When VGA_GAIN_OE = 0:

 

 

 

 

0 : Blanking is performed when the AGC algorithm switches

 

 

 

 

out one or more 14dB gain stages.

 

 

 

 

1 : Blanking is never performed.

 

 

 

 

When VGA_GAIN_OE = 1:

 

 

 

 

Blanking is performed when AGC_BLANK_MODE=1

13

PEAKDET_CUR_BOOST

0

R/W

Doubles the bias current in the peak-detectors in-between the

 

 

 

 

VGA stages when set.

12:11

AGC_SETTLE_WAIT[1:0]

1

R/W

Timing for AGC to wait for analog gain to settle.

10:8

AGC_PEAK_DET_MODE

0

R/W

Sets the AGC mode for use of the VGA peak detectors:

 

[2:0]

 

 

Bit 2 : Digital ADC peak detector enable / disable

 

 

 

 

Bit 1 : Analog fixed stages peak detector enable /

 

 

 

 

disable

 

 

 

 

Bit 0 : Analog variable gain stage peak detector enable /

 

 

 

 

disable

 

 

 

 

 

7:6

AGC_WIN_SIZE[1:0]

1

R/W

Window size for the accumulate and dump function in the

 

 

 

 

AGC.

 

 

 

 

0 : 8 samples

 

 

 

 

1 : 16 samples

 

 

 

 

2 : 32 samples

 

 

 

 

3 : 64 samples

 

 

 

 

 

5:0

AGC_REF[5:0]

20

R/W

Target value for the AGC control loop, given in 2 dB steps.

 

 

 

 

Reset value corresponds to approximately 25% of the ADC

 

 

 

 

dynamic range in reception.

 

 

 

 

 

AGCTST2 (0x26) - AGC Test Register 2

 

 

 

 

 

 

 

Bit

Field Name

Reset

R/W

Description

15:10

-

0

W0

Reserved, write as 0

9:5

MED2HIGHGAIN[4:0]

9

R/W

MED2HIGHGAIN sets the difference in the receiver

 

 

 

 

LNA/MIXER gain from medium gain mode to high gain mode,

 

 

 

 

used by the AGC for setting the correct front-end gain mode.

 

 

 

 

 

4:0

LOW2MEDGAIN[4:0]

10

R/W

LOW2MEDGAIN sets the difference in the receiver

 

 

 

 

LNA/MIXER gain from low gain mode to medium gain mode,

 

 

 

 

used by the AGC for setting the correct front-end gain mode.

 

 

 

 

 

SWRS041B

Page 76 of 89

Image 76
Contents Applications Key FeaturesProduct Description Table of contents RF Data Buffering Ordering Information General Information Abbreviations ITU-TReferences Features Absolute Maximum Ratings Operating ConditionsParameter Min Max Units Condition Parameter Min Typ Max Units ConditionElectrical Specifications OverallTransmit Section Parameter Min Typ Max Unit Condition / NoteReceive Section If Section Rssi / Carrier SenseFrequency Synthesizer Section Digital Inputs/Outputs VDDPower Supply Battery MonitorVoltage Regulator CC2420 Pin Assignment Pin Pin Name Pin type Pin DescriptionAvddadc CC2420 simplified block diagram Circuit DescriptionCC2420 Power supply decoupling and filtering Application CircuitInput / output matching Bias resistorOverview of external components DescriptionTransceiver Transceiver Bill of materials for the application circuits Symbol Chip sequence C0, C1, C2, … , C31 Ieee 802.15.4 Modulation FormatConfiguration Overview PhaseEvaluation Software SmartRF Studio user interfacePin configuration 13 4-wire Serial Configuration and Data InterfaceRegister access SPI timing specification Status byte Parameter Symbol Min Max Units ConditionsRAM access Configuration registers write and read operations via SPI Multiple SPI access CC2420 RAM Memory Space Fifo accessAddress Byte Ordering Name Description Configuration interface Microcontroller Interface and Pin DescriptionReceive mode Rxfifo overflowPin activity examples during receive Demodulator, Symbol Synchroniser and Data Decision Demodulator Simplified Block Diagram Frame FormatTransmitted Synchronisation Header Length field MAC protocol data unitFormat of the Frame Control Field FCF Frame check sequence Buffered receive mode Buffered transmit modeRF Data Buffering Unbuffered, serial mode FifopAddress Recognition Acknowledge FramesAcknowledge frame format Radio control state machine Radio control states MAC Security Operations Encryption and Authentication KeysNonce / counter Ieee 802.15.4 NonceCC2420 Security Flag Byte Stand-alone encryption In-line security operationsCBC-MAC CTR mode encryption / decryption21.7 CCM Linear if and AGC Settings Mode LMIC TimeRssi / Energy Detection TimingValue Link Quality IndicationRF Level dBm Clear Channel Assessment Frequency and Channel ProgrammingOutput Power Programming VCO and PLL Self-CalibrationVoltage Regulator 27.1 VCOBattery Monitor Voltage regulator, simplified schematicCrystal Oscillator Input / Output Matching Transmitter Test ModesCrystal oscillator component values Unmodulated carrierCC2420 Modulated spectrum plot System Considerations and Guidelines Low-cost systems Battery operated systemsBER / PER measurements PCB Layout Recommendations Antenna ConsiderationsCC2420 Configuration Registers Address Register Register type DescriptionConfiguration registers overview SaesMain 0x10 Main Control Register Bit Field Name ResetXOSC16MBYPASS Reservedframemode Pancoordinator Adrdecode MDMCTRL0 0x11 Modem Control RegisterCCAHYST20 CCAMODE10 Autocrc Autoack Preamblelength MDMCTRL1 0x12- Modem Control Register Rssi 0x13 Rssi and CCA Status and Control RegisterCORRTHR40 Demodavgmode Modulationmode RSSIVAL70Syncword 0x14 Sync Word Txctrl 0x15 Transmit Control RegisterRXCTRL0 0x16 Receive control register RXMIXBUFCUR10RXCTRL1 0x17 Receive control register Fsctrl 0x18 Frequency Synthesizer Control and Status Caldone Calrunning Locklength LockstatusSECCTRL0 0x19 Security Control Register SECMODE10Battmon 0x1B Battery Monitor Control register SECCTRL1 0x1A Security Control RegisterSectxl Secrxl Battmonok Battmonen BattmonvoltageIOCFG0 0x1C I/O Configuration Register IOCFG1 0x1D I/O Configuration RegisterManfidl 0x1E Manufacturer ID, Lower 16 Bit HSSDSRC20 SFDMUX40 CCAMUX40Manfidh 0x1F Manufacturer ID, Upper 16 Bit Fsmtc 0x20 Finite state machine time constantsManand 0x21 Manual signal and override register1 Isused = is * Isandmask + IsormaskManor 0x22 Manual signal or override register Agcctrl 0x23 AGC ControlVgagainoe LnamixgainmodeoAGCTST1 0x25 AGC Test Register AGCTST0 0x24 AGC Test RegisterAGCTST2 0x26 AGC Test Register FSTST1 0x28 Frequency Synthesizer Test Register FSTST0 0x27 Frequency Synthesizer Test RegisterFSTST2 0x29 Frequency Synthesizer Test Register Rxbpftst 0x2B Receiver Bandpass Filters Test Register FSTST3 0x2A Frequency Synthesizer Test RegisterFsmstate 0x2C Finite state machine information Adctst 0x2D ADC Test Register AdcclockdisableDactst 0x2E DAC Test Register Oscillator must be running for accessing the Rxfifo Toptst 0x2F Top Level Test RegisterTxfifo 0x3E Transmit Fifo Byte register Rxfifo 0x3F Receive Fifo Byte registerCCA test signal select table Test Output SignalsSignal output on CCA pin Description SFD test signal select table Signal output on SFD pin DescriptionPackage Description QLP Quad Leadless Package QLPRecommended layout for package QLP Package thermal propertiesSoldering information Thermal resistance40.3 Plastic tube specification 40.4 Carrier tape and reel specificationTube Specification Tape and Reel Specification42.1 Document History General InformationRevision Date Description/Changes Data Sheet Identification Product Status Definition Product Status DefinitionsTI Worldwide Technical Support Internet Address InformationProduct Information Centers 2007, Texas Instruments. All rights reserved Important Notice