Texas Instruments 3138 155 232931 manual Test Output Signals, CCA test signal select table

Page 81

CC2420

38 Test Output Signals

The two digital output pins CCA and SFD, can be set up to output test signals defined by IOCFG1.CCAMUX and

IOCFG1.SFDMUX. This is summarized in Table 12 and Table 13 below.

CCAMUX

Signal output on CCA pin

Description

 

0

CCA

Normal operation

 

 

 

 

1

ADC_Q[0]

ADC, Q-branch, LSB used for random number generation

 

 

 

2

DEMOD_RESYNC_LATE

High one 16 MHz clock cycle each time the demodulator

 

 

resynchronises late

 

 

 

 

 

3

LOCK_STATUS

Lock status, same as FSCTRL.LOCK_STATUS

 

4

MOD_CHIPCLK

Chip rate clock signal during transmission

 

 

 

 

 

5

MOD_SERIAL_CLK

Bit rate clock signal during transmission

 

 

 

 

 

6

FFCTRL_FS_PD

Frequency synthesizer power down, active high

 

 

 

 

 

7

FFCTRL_ADC_PD

ADC power down, active high

 

 

 

 

 

8

FFCTRL_VGA_PD

VGA power down, active high

 

 

 

 

9

FFCTRL_RXBPF_PD

Receiver bandpass filter power down, active high

 

 

 

 

10

FFCTRL_LNAMIX_PD

Receiver LNA / Mixer power down, active high

 

 

 

 

 

11

FFCTRL_PA_P_PD

Power amplifier power down, active high

 

 

 

 

12

AGC_UPDATE

High one 16 MHz clock cycle each time the AGC updates its gain

 

 

setting

 

 

 

 

 

13

VGA_PEAK_DET[1]

VGA Peak detector, gain stage 1

 

 

 

 

 

14

VGA_PEAK_DET[3]

VGA Peak detector, gain stage 3

 

 

 

 

 

15

AGC_LNAMIX_GAINMODE[1]

RF receiver front-end gain mode, bit 1

 

 

 

 

 

16

AGC_VGA_GAIN[1]

VGA gain setting, bit 1

 

 

 

 

 

17

VGA_RESET_N

VGA peak-detector reset sign, active low.

 

 

 

 

 

18

-

Reserved

 

 

 

 

 

19

-

Reserved

 

 

 

 

 

20

-

Reserved

 

 

 

 

 

21

-

Reserved

 

 

 

 

 

22

-

Reserved

 

 

 

 

 

23

CLK_8M

8 MHz clock signal output

 

 

 

 

24

XOSC16M_STABLE

16 MHz crystal oscillator stabilised, same as the status bit in Table

 

 

5

 

 

 

 

 

25

FSDIG_FREF

Frequency synthesizer, 4 MHz reference signal

 

 

 

 

 

26

FSDIG_FPLL

Frequency synthesizer, 4 MHz divided signal

 

 

 

 

 

27

FSDIG_LOCK_WINDOW

Frequency synthesizer, lock window

 

 

 

 

28

WINDOW_SYNC

Frequency synthesizer, synchronized lock window

 

 

 

 

29

CLK_ADC

ADC clock signal 1

 

 

 

 

 

30

ZERO

Low

 

 

 

 

 

31

ONE

High

 

 

 

 

 

 

Table 12. CCA test signal select table

 

 

 

SWRS041B

Page 81 of 89

Image 81
Contents Key Features ApplicationsProduct Description Table of contents RF Data Buffering Ordering Information General Information ITU-T AbbreviationsReferences Features Operating Conditions Absolute Maximum RatingsParameter Min Max Units Condition Parameter Min Typ Max Units ConditionOverall Electrical SpecificationsTransmit Section Parameter Min Typ Max Unit Condition / NoteReceive Section Rssi / Carrier Sense If SectionFrequency Synthesizer Section VDD Digital Inputs/OutputsBattery Monitor Power SupplyVoltage Regulator CC2420 Pin Pin Name Pin type Pin Description Pin AssignmentAvddadc Circuit Description CC2420 simplified block diagramCC2420 Application Circuit Power supply decoupling and filteringInput / output matching Bias resistorDescription Overview of external componentsTransceiver Transceiver Bill of materials for the application circuits Ieee 802.15.4 Modulation Format Symbol Chip sequence C0, C1, C2, … , C31Phase Configuration OverviewSmartRF Studio user interface Evaluation Software13 4-wire Serial Configuration and Data Interface Pin configurationRegister access Parameter Symbol Min Max Units Conditions SPI timing specification Status byteRAM access Configuration registers write and read operations via SPI CC2420 RAM Memory Space Fifo access Multiple SPI accessAddress Byte Ordering Name Description Microcontroller Interface and Pin Description Configuration interfaceRxfifo overflow Receive modePin activity examples during receive Demodulator, Symbol Synchroniser and Data Decision Frame Format Demodulator Simplified Block DiagramMAC protocol data unit Transmitted Synchronisation Header Length fieldFormat of the Frame Control Field FCF Frame check sequence Buffered transmit mode Buffered receive modeRF Data Buffering Fifop Unbuffered, serial modeAcknowledge Frames Address RecognitionAcknowledge frame format Radio control state machine Radio control states Keys MAC Security Operations Encryption and AuthenticationNonce / counter Ieee 802.15.4 NonceIn-line security operations CC2420 Security Flag Byte Stand-alone encryptionCTR mode encryption / decryption CBC-MAC21.7 CCM Mode LMIC Time Linear if and AGC SettingsRssi / Energy Detection TimingLink Quality Indication ValueRF Level dBm Frequency and Channel Programming Clear Channel AssessmentVCO and PLL Self-Calibration Output Power ProgrammingVoltage Regulator 27.1 VCOVoltage regulator, simplified schematic Battery MonitorCrystal Oscillator Transmitter Test Modes Input / Output MatchingCrystal oscillator component values Unmodulated carrierCC2420 Modulated spectrum plot System Considerations and Guidelines Battery operated systems Low-cost systemsBER / PER measurements Antenna Considerations PCB Layout RecommendationsCC2420 Address Register Register type Description Configuration RegistersSaes Configuration registers overviewBit Field Name Reset Main 0x10 Main Control RegisterXOSC16MBYPASS MDMCTRL0 0x11 Modem Control Register Reservedframemode Pancoordinator AdrdecodeCCAHYST20 CCAMODE10 Autocrc Autoack Preamblelength Rssi 0x13 Rssi and CCA Status and Control Register MDMCTRL1 0x12- Modem Control RegisterCORRTHR40 Demodavgmode Modulationmode RSSIVAL70Txctrl 0x15 Transmit Control Register Syncword 0x14 Sync WordRXMIXBUFCUR10 RXCTRL0 0x16 Receive control registerRXCTRL1 0x17 Receive control register Caldone Calrunning Locklength Lockstatus Fsctrl 0x18 Frequency Synthesizer Control and StatusSECMODE10 SECCTRL0 0x19 Security Control RegisterSECCTRL1 0x1A Security Control Register Battmon 0x1B Battery Monitor Control registerSectxl Secrxl Battmonok Battmonen BattmonvoltageIOCFG1 0x1D I/O Configuration Register IOCFG0 0x1C I/O Configuration RegisterManfidl 0x1E Manufacturer ID, Lower 16 Bit HSSDSRC20 SFDMUX40 CCAMUX40Fsmtc 0x20 Finite state machine time constants Manfidh 0x1F Manufacturer ID, Upper 16 BitIsused = is * Isandmask + Isormask Manand 0x21 Manual signal and override register1Agcctrl 0x23 AGC Control Manor 0x22 Manual signal or override registerVgagainoe LnamixgainmodeoAGCTST0 0x24 AGC Test Register AGCTST1 0x25 AGC Test RegisterAGCTST2 0x26 AGC Test Register FSTST0 0x27 Frequency Synthesizer Test Register FSTST1 0x28 Frequency Synthesizer Test RegisterFSTST2 0x29 Frequency Synthesizer Test Register FSTST3 0x2A Frequency Synthesizer Test Register Rxbpftst 0x2B Receiver Bandpass Filters Test RegisterFsmstate 0x2C Finite state machine information Adcclockdisable Adctst 0x2D ADC Test RegisterDactst 0x2E DAC Test Register Toptst 0x2F Top Level Test Register Oscillator must be running for accessing the RxfifoTxfifo 0x3E Transmit Fifo Byte register Rxfifo 0x3F Receive Fifo Byte registerTest Output Signals CCA test signal select tableSignal output on CCA pin Description Signal output on SFD pin Description SFD test signal select tableQuad Leadless Package QLP Package Description QLPPackage thermal properties Recommended layout for package QLPSoldering information Thermal resistance40.4 Carrier tape and reel specification 40.3 Plastic tube specificationTube Specification Tape and Reel SpecificationGeneral Information 42.1 Document HistoryRevision Date Description/Changes Product Status Definitions Data Sheet Identification Product Status DefinitionAddress Information TI Worldwide Technical Support InternetProduct Information Centers 2007, Texas Instruments. All rights reserved Important Notice