Si53xx-RM

3.11. Si5367

The Si5367 is a low jitter, precision clock multiplier for applications requiring clock multiplication without jitter attenuation. The Si5367 accepts four clock inputs ranging from 10 to 707 MHz and generates five frequency- multiplied clock outputs ranging from 2 kHz to 945 MHz and select frequencies to 1.4 GHz. The Si5367 input clock frequency and clock multiplication ratio are programmable through an I2C or SPI interface. The DSPLL loop bandwidth is digitally programmable from 150 kHz to 1.3 MHz. Operating from a single 1.8, 2.5, or 3.3 V supply, the Si5367 is ideal for providing clock multiplication in high performance timing applications. See "7. Microprocessor Controlled Parts (Si5319, Si5324, Si5325, Si5326, Si5327, Si5367, Si5368, Si5369, Si5374, Si5375)" on page 76 for a complete description.

 

 

 

 

 

 

 

 

 

 

3

 

BYPASS/DSBL2

CKIN_1+

 

 

 

 

 

 

 

 

 

 

 

2

÷ N3_1

 

 

 

 

 

 

 

 

 

 

CKIN_1–

 

 

 

 

 

 

 

÷ NC1

1

2

CKOUT_1+

 

 

 

 

 

 

 

 

CKIN_2+

 

 

 

 

 

 

 

 

0

 

CKOUT_1–

2

 

 

 

 

 

 

 

 

 

÷ N3_2

 

 

 

 

 

 

 

 

 

 

CKIN_2–

 

 

 

f3

 

 

 

 

 

 

 

 

 

 

 

 

fOSC

 

 

 

 

 

 

 

 

 

 

DSPLL®

 

 

1

2

CKOUT_2+

CKIN_3+

2

 

 

 

 

÷ N1_HS

÷ NC2

÷ N3_3

 

 

 

0

CKIN_3–

 

 

 

 

 

 

 

 

 

CKOUT_2–

 

 

 

 

 

 

 

 

 

 

 

DSBL2/BYPASS

CKIN_4+

2

 

 

 

 

 

 

 

 

 

 

÷ N3_4

 

 

 

 

 

 

÷ NC3

1

2

CKOUT_3+

CKIN_4–

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

0

 

CKOUT_3–

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

÷ N2

 

 

 

 

 

DSBL34

 

 

 

 

 

 

 

 

 

÷ NC4

1

2

CKOUT_4+

 

 

 

 

 

 

 

 

 

0

 

CKOUT_4–

 

 

 

 

 

 

 

 

 

 

 

C1B

 

 

 

 

 

 

 

 

÷ NC5

1

2

CKOUT_5+

C2B

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

0

 

CKOUT_5–

C3B

 

 

 

 

 

 

 

 

 

 

 

DSBL5

INT_ALM

 

 

 

Control

 

 

 

 

 

 

 

 

 

 

 

 

 

 

C1A

 

 

 

 

 

 

 

 

 

 

 

 

C2A

 

 

 

 

 

 

 

 

 

 

 

 

CS0_C3A

 

 

 

 

 

 

 

 

 

 

 

 

CS1_C4A

 

 

 

 

 

 

 

 

 

 

 

VDD

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

GND

 

 

CMODE SDA SDO SCL

SDI

A[2]/SS

A[1:0]

RST

 

 

 

 

 

 

Figure 11. Si5367 Clock Multiplier Block Diagram

Rev. 0.5

27

Page 27
Image 27
Silicon Laboratories SI5316, SI5369, SI5365, SI5366, SI5367, SI5374, SI5375 11. Si5367, Si5367 Clock Multiplier Block Diagram