Si53xx-RM

 

 

 

tc

tf

 

tr

SCLK

 

 

 

thsc

 

tsu1

tlsc

 

 

th1

SS

 

 

 

 

 

tcs

 

tsu2

th2

SDI

 

 

td1

t

t

 

d3

 

d2

 

SDO

 

 

Figure 18. SPI Timing Diagram

Table 7. DC Characteristics—Narrowband Devices (Si5316, Si5319, Si5323, Si5366, Si5368)

Parameter

Symbol

Test Condition

Min

Typ

Max

Unit

 

 

 

 

 

 

 

Single-Ended Reference Clock Input Pin XA (XB with cap to gnd)

 

 

 

 

 

 

 

 

 

 

 

Input Resistance

XARIN

(RATE[1:0] = LM, ML, MH, or HM)

10

kΩ

Input Voltage Level Limits

XAVIN

 

0

1.2

V

Input Voltage Swing

XAVPP

 

0.5

1.2

VPP

Differential Reference Clock Input Pins (XA/XB)

 

 

 

 

 

 

 

 

 

 

 

Differential Input Voltage

XA/XBVIN

(RATE[1:0] = LM, ML, MH, or HM)

0

1.2

V

Level Limits

 

 

 

 

 

 

Input Voltage Swing

XAVPP/XBVPP

 

0.5

2.4

VPP

38

Rev. 0.5

Page 38
Image 38
Silicon Laboratories SI5319, SI5369, SI5365, SI5366, SI5367, SI5374, SI5375 Sdo, Differential Reference Clock Input Pins XA/XB