Si53xx-RM

CKIN1

CKIN2

CKIN3

CKIN4

Selected Clock

LOS/FOS detect

LOS/FOS LOS/FOS

detect detect

LOS/FOS detect

CK_PRIORn

8

Clock priority logic

CKSEL_REG

2

2

1

0

2

2CS0_C3A, CS1_C4A pins

AUTOSEL_REG 2

Auto

decode

Manual

0

2

1

CKSEL_PIN

Figure 28. Si5367, Si5368, and Si5369 Input Clock Selection

7.4.1. Manual Clock Selection (Si5324, Si5325, Si5326, Si5367, Si5368, Si5369, Si5374)

Manual control of input clock selection is available by setting the AUTOSEL_REG[1:0] register bits to 00. In manual mode, the active input clock is chosen via the CKSEL_REG[1:0] register setting according to Table 38 and Table 39.

Table 38. Manual Input Clock Selection (Si5367, Si5368, Si5369)

CKSEL_REG[1:0]

 

Active Input Clock

Register Bits

 

 

 

CK_CONFIG_REG = 0

 

CK_CONFIG_REG = 1

 

 

 

(CKIN1,2,3,4 inputs)

 

(CKIN1,3 & CKIN2,4 clock/FSYNC pairs)

 

 

 

 

00

CKIN1

 

CKIN1/CKIN3

 

 

 

 

01

CKIN2

 

CKIN2/CKIN4

 

 

 

 

10

CKIN3

 

Not used

 

 

 

 

11

CKIN4

 

Not used

 

 

 

 

Note: Setting the CKSEL_PIN register bit to one allows the CS [1:0] pins to continue to control input clock selection.

If CS_PIN is set to zero, the CKSEL_REG[1:0] register bits perform the input clock selection function.

82

Rev. 0.5

Page 82
Image 82
Silicon Laboratories SI5327, SI5369 Manual Input Clock Selection Si5367, Si5368, Si5369, Active Input Clock, Register Bits