Si53xx-RM

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Xtal, or Refclock

 

 

 

 

 

 

 

 

(Si5319, Si5324, Si5326, Si5327, Si5368, Si5369;

 

 

 

 

 

 

 

Refclock only for the Si5374 and Si5375)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

BYPASS

 

 

CKIN_1+

2

÷ N31

 

 

 

 

 

 

 

1

2

CKOUT_1+

CKIN_1–

 

 

 

 

 

 

 

 

÷ NC1

 

 

 

 

 

 

fx

 

 

0

 

CKOUT_1–

CKIN_2+

2

÷ N32

 

 

 

 

 

 

 

 

Digital

 

 

 

 

 

 

 

 

CKIN_2–

 

f3

 

 

 

 

 

 

 

 

 

 

Phase

M

 

fOSC

 

 

1

2

CKOUT_2+

 

 

 

 

DCO

÷ N1_HS

÷ NC2

Si5368

 

 

 

Detector/

 

 

 

 

 

0

 

CKOUT_2–

 

 

f3

Loop Filter

 

 

 

 

 

 

Si5369

 

 

 

 

 

 

 

 

 

 

CKIN_3+

2

÷ N33

 

 

 

 

 

Si5368

÷ NC3

1

2

CKOUT_3+

 

 

 

 

 

 

CKIN_3–

 

 

 

 

 

 

 

Si5369

0

 

CKOUT_3–

 

2

 

 

 

 

 

 

 

 

CKIN_4+

÷ N34

 

÷ N2_LS

÷ N2_HS

 

 

 

 

 

CKIN_4–

 

 

 

 

 

 

 

 

÷ NC4

1

2

CKOUT_4+

 

 

 

 

 

 

 

 

 

0

 

CKOUT_4–

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

÷ NC5

1

2

CKOUT_5+

 

 

 

 

 

 

 

 

 

0

 

CKOUT_5–

 

 

 

 

 

 

 

 

 

 

 

SPI/I2C

 

 

Control

Bandwidth

 

FSYNC

 

 

Note: See section 6.7

 

 

 

 

Control

 

(Si5368)

 

 

for FSYNC details.

 

 

 

 

 

 

 

 

 

 

Si5319, Si5326,

 

 

 

 

 

 

 

 

 

 

 

 

Si5368

 

 

 

 

 

 

 

 

 

 

 

 

Note: There are multiple outputs at different frequencies because of limitations caused by the DCO and N1_HS.

Figure 26. Narrowband PLL Divider Settings

(Si5319, Si5324, Si5326, Si5327, Si5368, Si5369, Si5374, Si5375)

Table 35. Narrowband Frequency Limits

Signal

Frequency Limits

 

 

CKINn

2 kHz–710 MHz

 

 

f3

2 kHz–2 MHz

fOSC

4.85–5.67 GHz

fOUT

2 kHz–1.475 GHz

Note: Fmax = 808 MHz for the Si5327, Si5374 and Si5375

Table 36. Dividers and Limits

Divider

 

Equation

Si5325, Si5367

Si5319, Si5324, Si5326, Si5327,

 

 

 

 

Si5368, Si5369, Si5374, Si5375

 

 

 

 

 

N1

N1

= N1_HS x NCn_LS

N1_HS = [4, 5, …, 11]

N1_HS = [4, 5, …, 11]

 

 

 

NCn_LS = [1, 2, 4, 6, …, 2^20]

NCn_LS = [1, 2, 4, 6, …, 2^20]

 

 

 

 

 

N2

N2

= N2_HS x N2_LS

N2_HS = 1

N2_HS = [4, 5, …, 11]

 

 

 

N2_LS = [32, 34, 36, …, 2^9]

N2_LS = [2, 4, 6, …, 2^20]

 

 

 

 

 

N3

N3

= N3n

N3n = [1,2,3,..,2^19]

N3n = [1,2,3,..,2^19]

 

 

 

 

 

78

Rev. 0.5

Page 78
Image 78
Silicon Laboratories SI5367, SI5369, SI5365, SI5366, SI5374, SI5375, SI5326, SI5327 Dividers and Limits, Signal Frequency Limits