Si53xx-RM

CLKOUT_2

 

1/fFSYNC

 

CLKIN_4*

 

tFSSU

tFSH

FSYNC_ALIGN

 

 

t LATF

FSYNCOUT*

 

 

Fixed number of CLKOUT_2

 

clock cycles.

*CLKIN_2 and CLKIN_4 are the active input clock and frame sync pair in this example

Figure 19. Frame Synchronization Timing

Rev. 0.5

39

Page 39
Image 39
Silicon Laboratories SI5368, SI5369, SI5365, SI5366, SI5367, SI5374, SI5375, SI5326, SI5327, SI5319 Frame Synchronization Timing