Si53xx-RM

Table 42. Digital Hold History Delay

HIST_DEL[4:0]

History Delay Time (ms)

00000

0.0001

00001

0.0002

00010

0.0004

00011

0.0008

00100

0.0016

00101

0.0032

00110

0.0064

00111

0.01

01000

0.03

01001

0.05

01010

0.10

01011

0.20

01100

0.41

01101

0.82

01110

1.64

01111

3.28

HIST_DEL[4:0]

History Delay Time (ms)

10000

6.55

10001

13

10010 (default)

26

10011

52

10100

105

10101

210

10110

419

10111

839

11000

1678

11001

3355

11010

6711

11011

13422

11100

26844

11101

53687

11110

107374

11111

214748

Table 43. Digital Hold History Averaging Time

HIST_AVG[4:0]

History Averaging Time (ms)

 

 

00000

0.0000

 

 

00001

0.0004

 

 

00010

0.001

 

 

00011

0.003

 

 

00100

0.006

 

 

00101

0.012

 

 

00110

0.03

 

 

00111

0.05

 

 

01000

0.10

 

 

01001

0.20

 

 

01010

0.41

 

 

01011

0.82

 

 

01100

1.64

 

 

01101

3.28

 

 

01110

6.55

 

 

01111

13

 

 

HIST_AVG[4:0]

History Averaging Time (ms)

 

 

10000

26

 

 

10001

52

 

 

10010

105

 

 

10011

210

 

 

10100

419

 

 

10101

839

 

 

10110

1678

 

 

10111

3355

 

 

11000 (default)

6711

11001

13422

 

 

11010

26844

 

 

11011

53687

 

 

11100

107374

 

 

11101

214748

 

 

11110

429497

 

 

11111

858993

 

 

If a highly stable reference, such as an oven-controlled crystal oscillator (OCXO) is supplied at XA/XB, an extremely stable digital hold can be achieved. If a crystal is supplied at the XA/XB port, the digital hold stability will be limited by the stability of the crystal.

88

Rev. 0.5

Page 88
Image 88
Silicon Laboratories SI5322, SI5369, SI5365, SI5366, SI5367 Digital Hold History Delay, Digital Hold History Averaging Time