Si53xx-RM

3.6. Si5325

The Si5325 is a low jitter, precision clock multiplier for applications requiring clock multiplication without jitter attenuation. The Si5325 accepts dual clock inputs ranging from 10 to 710 MHz and generates two independent, synchronous clock outputs ranging from 2 kHz to 945 MHz and select frequencies to 1.4 GHz. The Si5325 input clock frequency and clock multiplication ratios are programmable through an I2C or SPI interface. The DSPLL loop bandwidth is digitally programmable from 150 kHz to 1.3 MHz. Operating from a single 1.8, 2.5, or 3.3 V supply, the Si5325 is ideal for providing clock multiplication in high performance timing applications. See "7. Microprocessor Controlled Parts (Si5319, Si5324, Si5325, Si5326, Si5327, Si5367, Si5368, Si5369, Si5374, Si5375)" on page 76 for a complete description.

 

 

 

0

 

 

 

 

 

 

 

 

 

1

 

 

 

BYPASS

 

 

CKIN_1 +

2

÷ N31

 

 

 

 

 

 

0

 

 

 

 

 

 

 

f3

 

 

 

 

 

CKIN_1 –

2

 

 

 

 

 

 

 

CKIN_2 +

÷ N32

1

DSPLL®

fOSC

÷ NC1

1

2/

CKOUT_1 +

 

CKIN_2 –

 

 

 

 

 

 

0

 

CKOUT_1 –

INT_C1B

 

 

Signal

 

 

÷ N1_HS

 

 

 

 

 

 

 

 

 

 

 

C2B

 

 

Detect

÷ N2

 

÷ NC2

1

2

CKOUT_2 +

 

 

 

 

 

0

/

 

 

 

 

 

 

 

 

CKOUT_2 –

 

 

 

 

 

 

 

 

 

CMODE

 

 

 

 

 

 

 

 

 

SDA_SDO

 

 

 

 

 

 

 

 

 

SCL

 

Control

 

 

 

 

 

 

 

SDI

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A[2]/SS

 

 

 

 

 

 

 

 

 

A[1:0]

 

 

 

 

 

 

 

 

VDD

RST

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

GND

 

 

 

 

 

 

 

 

 

Figure 6. Si5325 Low Jitter Clock Multiplier Block Diagram

22

Rev. 0.5

Page 22
Image 22
Silicon Laboratories SI5327, SI5369, SI5365, SI5366, SI5367, SI5374 manual Si5325 Low Jitter Clock Multiplier Block Diagram