4.12 Frequency Synthesizer Interface
The synthesizer interface provides a means of programming three synthesizers. The
The synthesizer interface is designed to be general purpose. Most of the currently available synthesizers can be accommodated by programming the interface according to the required synthesizer data and logic level formats.
The output of the synthesizer interface consists of five signals. SYNCLK is the common data clock for all attached synthesizer chips. The clock rate is MCLK/128 (≈ 304 kHz). The clock pulse has a 50% duty factor. The serial data output SYNDTA is common to all synthesizers. Three strobe signals, SYNLE0, SYNLE1, and SYNLE2, are provided. There is one for each synthesizer chip. The attributes of this interface are controlled by means of the synthesizer control registers, SynCtrl0, SynCtrl1, and SynCtrl2. These attributes determine:
•The polarity of the clock (rising or falling edge)
•Whether data is shifted left or right
•The number of bits sent to the synthesizer
•The timing and polarity of the latch enable bits
•The selection of which synthesizer to program
Programming of the synthesizers is accomplished by writing to four
4±15