www.ti.com
PSC Registers
6.7.1 Peripheral Revision and Class Information Register (PID)
The peripheral revision and class information (PID) register is shown in Figure
Figure 6-2. Peripheral Revision and Class Information Register (PID)
31 | 30 | 29 | 28 | 27 |
|
|
|
|
| 16 |
SCHEME | Reserved |
|
|
|
|
| FUNC |
| ||
|
|
|
|
|
|
|
| |||
15 |
|
|
| 11 | 10 | 8 | 7 | 6 | 5 | 0 |
|
| RTL |
|
|
| MAJOR | CUSTOM |
| MINOR | |
|
|
|
|
|
|
|
LEGEND: R = Read only;
Table
Bit | Field | Value | Description |
SCHEME | Distinguishes between the old scheme and the current scheme. There is a spare bit to encode future | ||
|
|
| schemes. |
Reserved | 0 | Reserved | |
FUNC | Indicates a software compatible module family. | ||
RTL |
| RTL version. | |
|
| 4h | Current RTL version. |
MAJOR |
| Major revision. | |
|
| 1h | Current major revision. |
CUSTOM | Indicates a special version for a particular device. | ||
MINOR |
| Minor revision. | |
|
| 5h | Current minor revision. |
6.7.2 Interrupt Evaluation Register (INTEVAL)
The interrupt evaluation register (INTEVAL) is shown in Figure
Figure 6-3. Interrupt Evaluation Register (INTEVAL)
31 |
| 16 |
Reserved |
|
|
|
| |
15 | 1 | 0 |
Reserved |
| ALLEV |
|
LEGEND: R = Read only; W= Write only;
Table 6-7. Interrupt Evaluation Register (INTEVAL) Field Descriptions
Bit | Field | Value | Description |
|
Reserved | 0 | Reserved |
| |
0 | ALLEV |
| Evaluate PSC interrupt. |
|
|
| 0 | A write of 0 has no effect. |
|
|
| 1 | A write of 1 |
|
| Power and Sleep Controller | 69 | ||
Submit Documentation Feedback |
|
|