List of Figures
TMS320DM643x DMP Block Diagram | 12 | |
TMS320C64x+ Megamodule Block Diagram | 17 | |
C64x+ Cache Memory Architecture | 19 | |
Overall Clocking Diagram | 31 | |
VPBE/DAC Clocking | 35 | |
PLL1 Structure in the TMS320DM643x DMP | 39 | |
PLL2 Structure in the TMS320DM643x DMP | 43 | |
Peripheral ID Register (PID) | 49 | |
Reset Type Status Register (RSTYPE) | 49 | |
PLL Control Register (PLLCTL) | 50 | |
PLL Multiplier Control Register (PLLM) | 51 | |
PLL Controller Divider 1 Register (PLLDIV1) | 51 | |
PLL Controller Divider 2 Register (PLLDIV2) | 52 | |
PLL Controller Divider 3 Register (PLLDIV3) | 52 | |
Oscillator Divider 1 Register (OSCDIV1) | 53 | |
Bypass Divider Register (BPDIV) | 54 | |
PLL Controller Command Register (PLLCMD) | 55 | |
PLL Controller Status Register (PLLSTAT) | 55 | |
PLL Controller Clock Align Control Register (ALNCTL) | 56 | |
PLLDIV Ratio Change Status Register (DCHANGE) | 57 | |
Clock Enable Control Register (CKEN) | 58 | |
Clock Status Register (CKSTAT) | 59 | |
SYSCLK Status Register (SYSTAT) | 60 | |
Power and Sleep Controller (PSC) Integration | 62 | |
Peripheral Revision and Class Information Register (PID) | 69 | |
Interrupt Evaluation Register (INTEVAL) | 69 | |
Module Error Pending Register 1 (MERRPR1) | 70 | |
Module Error Clear Register 1 (MERRCR1) | 70 | |
Power Domain Transition Command Register (PTCMD) | 71 | |
Power Domain Transition Status Register (PTSTAT) | 71 | |
Power Domain Status 0 Register (PDSTAT0) | 72 | |
Power Domain Control 0 Register (PDCTL0) | 73 | |
Module Status n Register (MDSTATn) | 74 | |
Module Control n Register (MDCTLn) | 75 |
6 | List of Figures |