www.ti.com
3.3 V I/O
9.43.3 V I/O Power-Down Control
The VDD3P3V_PWDN register controls power to the 3.3 V I/O cells. Some 3.3 V I/Os default to power down for power saving. See
9.5Peripheral Status and Control
Several of the DM643x DMP peripheral modules require additional
9.5.1 Timer Control
The Timer control register (TIMERCTL) provides additional control for Timer 0 and Timer 2 (Watchdog Timer). See the
9.5.2 VPSS Clock and DAC Control
Clocks for the video processing subsystem (VPSS) are controlled via the VPSS clock control register (VPSS_CLKCTL). See the
9.5.3 DDR2 VTP Control
The DDR2 VTP Enable Register (DDRVTPER) is used along with other registers in the VTP IO buffer calibration process for the DDR2 memory controller. See the
9.5.4 HPI Control
The HPI Control Register (HPICTL) controls the host burst write
System Module | 87 |