Register Description
12.2.60Offset 130h:
This register masks the reporting of
Table 94. Offset 130h:
Bits | Type | Reset |
| Description |
|
|
|
| |
15:14 | RsvdP | 00b | Preserved | |
|
|
|
| |
|
|
| Internal Bridge Data Error Mask: | |
13 | RWCS | 0b | 0 = | Not masked |
|
|
| 1 = | Masked |
|
|
|
| |
|
|
|
| |
12 | RWCS | 0b | 0 = | Not masked |
|
|
| 1 = | Masked |
|
|
|
| |
|
|
|
| |
11 | RWCS | 0b | 0 = | Not masked |
|
|
| 1 = | Masked |
|
|
|
| |
|
|
| PCI Delayed Transaction Timer Expiry Mask: | |
10 | RWCS | 0b | 0 = | Not masked |
|
|
| 1 = | Masked |
|
|
|
| |
|
|
|
| |
9 | RWCS | 0b | 0 = | Not masked |
|
|
| 1 = | Masked |
|
|
|
| |
|
|
|
| |
8 | RWCS | 0b | 0 = | Not masked |
|
|
| 1 = | Masked |
|
|
|
| |
|
|
|
| |
7 | RWCS | 0b | 0 = | Not masked |
|
|
| 1 = | Masked |
|
|
|
| |
6 | RWCS | 0b | Split Completion Message Data Error Mask | |
|
|
|
| |
5 | RWS | 1b | Unexpected Split Completion Error Mask | |
|
|
|
| |
4 | RsvdP | 0b | Preserved | |
|
|
|
| |
|
|
|
| |
3 | RWCS | 0b | 0 = | Not masked |
|
|
| 1 = | Masked |
|
|
|
|
|
Intel® 41210 Serial to Parallel PCI Bridge Developer’s Manual | 113 |