Introduction
•Up to two downstream delayed (memory read, I/O read/write and configuration read/write) transactions
•Tunable inbound read prefetch algorithm for PCI MRM/MRL commands
•Device hiding support for secondary PCI devices
•Secondary bus private memory support via opaque memory region
•Local initialization via SMBus
•Secondary side initialization via Type 0 configuration cycles
•Full
1.3Power Management
•Support for PCI PM
•Support for PME# event propagation on behalf of PCI devices
1.4SMBus Interface
•Compatible with System Management Bus Specification, Revision 2.0
•
•Full read/write access to all configuration registers
1.5JTAG
•IEEE Standard Test Access Port and Boundary Scan Architecture 1149.1a
12 | Intel® 41210 Serial to Parallel PCI Bridge Developer’s Manual |