Electrical Specifications
..
Table 2-1. Itanium® 2 Processor System Bus Signal Groups
Group Name | Signals |
|
|
AGTL+ Input Signals | BPRI#, BR[3:1]#, DEFER#, GSEQ#, ID[9:0]#, IDS#, RESET#1, RS[2:0]#, |
| RSP#, TRDY# |
|
|
AGTL+ I/O Signals | A[49:3]#, ADS#, AP[1:0]#, BERR#, BINIT#, BNR#, BPM[5:0]#1, BR0#, |
| D[127:0]#, DBSY#, DEP[15:0]#, DRDY#, HIT#, HITM#, LOCK#, REQ[5:0]#, |
| RP#, SBSY#, STBN[7:0]#, STBP[7:0]#, TND# |
|
|
AGTL+ Output Signals | FERR#, THRMTRIP#, DBSY[1:0]#, DRDY[1:0]#, SBSY[1:0]# |
|
|
Special AGTL+ Asynchronous | A20M#, IGNNE#, INIT#, LINT[1,0], PMI# |
Interrupt Input Signals |
|
|
|
Power Good Signal1 | PWRGOOD |
HSTL Clock Signals | BCLKn, BCLKp |
|
|
TAP Input Signals1 | TCK, TDI, TMS, TRST# |
TAP Output Signals1 | TDO |
System Management Signals1 | 3.3V, SMA[2:0], SMSC, SMSD, SMWP, THRMALERT# |
Power Signals | GND, VCTERM |
|
|
LVTTL Power Pod Signals1 | CPUPRES#, OUTEN, PPODGD# |
Other | TERMA, TERMB, TUNER1, TUNER2, VCCMON, VSSMON |
|
|
NOTES:
1.Signals will not be terminated
All system bus outputs should be treated as open drain signals and require a high level source provided by the VCTERM supply.
AGTL+ inputs have differential input buffers which use VREF as a reference level. AGTL+ output signals require termination to VCTERM. In this document, “AGTL+ Input Signals” refers to the AGTL+ input group as well as the AGTL+ I/O group when receiving. Similarly, “AGTL+ Output Signals” refers to the AGTL+ output group as well as the AGTL+ I/O group when driving.
The Power Good (PWRGOOD) signal and Test Access Port (TAP) connection input signals use a
The Itanium 2 processor system bus requires termination on both ends of the bus. The Itanium 2 processor system bus supports both
The HSTL clock signals are the differential clock inputs for the Itanium 2 processor. The SMBus signals and LVTTL power pod signals are driven using the 3.3 V CMOS logic levels listed in Table
2.2.2Signal Descriptions
Appendix A, “Signals Reference”contains functional descriptions of all system bus signals and LVTTL power pod signals. Further descriptions of the system management signals are contained in Chapter 6. The signals listed under the “Power” and “Other” group are described here:
16 | Datasheet |