SPRS292A − OCTOBER 2005 − REVISED NOVEMBER 2005
SYNCHRONOUS DRAM TIMING (CONTINUED)
| MRS |
|
ECLKOUT |
|
|
| 1 | 1 |
CEx |
|
|
BE[3:0] |
|
|
| 4 | 5 |
EA[21:2] | MRS value |
|
ED[31:0] |
|
|
| 12 | 12 |
AOE/SDRAS/SSOE† |
|
|
| 8 | 8 |
ARE/SDCAS/SSADS† |
|
|
| 11 | 11 |
AWE/SDWE/SSWE† |
|
|
†ARE/SDCAS/SSADS, AWE/SDWE/SSWE, and AOE/SDRAS/SSOE operate as SDCAS, SDWE, and SDRAS, respectively, during SDRAM accesses.
Figure 37. SDRAM MRS Command
POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251−1443 | 81 |